blob: dab4ec2aacf4aebe6129dfc8b19efc6aeba648b3 [file] [log] [blame]
Christian Riesch3d908862012-02-02 00:44:42 +00001/*
Christian Riesch00247602014-06-12 08:11:53 +02002 * Copyright (C) 2011-2014 OMICRON electronics GmbH
Christian Riesch3d908862012-02-02 00:44:42 +00003 *
4 * Based on da850evm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Christian Riesch3d908862012-02-02 00:44:42 +000010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * Board
17 */
18#define CONFIG_DRIVER_TI_EMAC
19#define MACH_TYPE_CALIMAIN 3528
20#define CONFIG_MACH_TYPE MACH_TYPE_CALIMAIN
21
22/*
23 * SoC Configuration
24 */
25#define CONFIG_MACH_DAVINCI_CALIMAIN
Christian Riesch3d908862012-02-02 00:44:42 +000026#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
27#define CONFIG_SOC_DA850 /* TI DA850 SoC */
28#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
29#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
30#define CONFIG_SYS_OSCIN_FREQ calimain_get_osc_freq()
31#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
32#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Christian Riesch3d908862012-02-02 00:44:42 +000033#define CONFIG_SYS_TEXT_BASE 0x60000000
34#define CONFIG_DA850_LOWLEVEL
Christian Riesch3d908862012-02-02 00:44:42 +000035#define CONFIG_ARCH_CPU_INIT
36#define CONFIG_DA8XX_GPIO
37#define CONFIG_HW_WATCHDOG
38#define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE
39#define CONFIG_SYS_WDT_PERIOD_LOW \
40 (60 * CONFIG_SYS_OSCIN_FREQ) /* 60 s heartbeat */
41#define CONFIG_SYS_WDT_PERIOD_HIGH 0x0
42#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
43
44/*
45 * PLL configuration
46 */
47#define CONFIG_SYS_DV_CLKMODE 0
48#define CONFIG_SYS_DA850_PLL0_POSTDIV 1
49#define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
50#define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
51#define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
52#define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
53#define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
54#define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
55#define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
56
57#define CONFIG_SYS_DA850_PLL1_POSTDIV 1
58#define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
59#define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
60#define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
61
62#define CONFIG_SYS_DA850_PLL0_PLLM \
63 ((calimain_get_osc_freq() == 25000000) ? 23 : 24)
64#define CONFIG_SYS_DA850_PLL1_PLLM \
65 ((calimain_get_osc_freq() == 25000000) ? 20 : 21)
66
67/*
68 * DDR2 memory configuration
69 */
70#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
71 DV_DDR_PHY_EXT_STRBEN | \
72 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
73
74#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
75 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
76 (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) | \
77 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
78 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
79 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
80 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
81 (0x3 << DV_DDR_SDCR_IBANK_SHIFT) | \
82 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
83
84/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
85#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
86
87#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
88 (16 << DV_DDR_SDTMR1_RFC_SHIFT) | \
89 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
90 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
91 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
92 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
93 (7 << DV_DDR_SDTMR1_RC_SHIFT) | \
94 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
95 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
96
97#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
98 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
99 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
100 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
101 (18 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
102 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
103 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
104 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
105
106#define CONFIG_SYS_DA850_DDR2_SDRCR 0x000003FF
107#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
108
109/*
110 * Flash memory timing
111 */
112
113#define CONFIG_SYS_DA850_CS2CFG ( \
114 DAVINCI_ABCR_WSETUP(2) | \
115 DAVINCI_ABCR_WSTROBE(5) | \
116 DAVINCI_ABCR_WHOLD(3) | \
117 DAVINCI_ABCR_RSETUP(1) | \
118 DAVINCI_ABCR_RSTROBE(14) | \
119 DAVINCI_ABCR_RHOLD(0) | \
120 DAVINCI_ABCR_TA(3) | \
121 DAVINCI_ABCR_ASIZE_16BIT)
122
123/* single 64 MB NOR flash device connected to CS2 and CS3 */
124#define CONFIG_SYS_DA850_CS3CFG CONFIG_SYS_DA850_CS2CFG
125
126/*
127 * Memory Info
128 */
129#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
130#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
131#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
132#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
133
134#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
135 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
136 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
137 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
138 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
139 DAVINCI_SYSCFG_SUSPSRC_I2C)
140
141/* memtest start addr */
142#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
143
144/* memtest will be run on 16MB */
145#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (16 << 20))
146
147#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Christian Riesch3d908862012-02-02 00:44:42 +0000148
149/*
150 * Serial Driver info
151 */
Christian Riesch3d908862012-02-02 00:44:42 +0000152#define CONFIG_SYS_NS16550_SERIAL
153#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
154#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
155#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
156#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
157#define CONFIG_BAUDRATE 115200 /* Default baud rate */
Christian Riesch3d908862012-02-02 00:44:42 +0000158
159#define CONFIG_ENV_IS_IN_FLASH
160#define CONFIG_FLASH_CFI_DRIVER
161#define CONFIG_SYS_FLASH_CFI
162#define CONFIG_SYS_FLASH_PROTECTION
163#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
164#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
165#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
166#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
167#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
168#define CONFIG_ENV_ADDR \
169 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SECT_SZ * 2)
170#define CONFIG_ENV_SIZE (128 << 10)
171#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
172#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
173#define PHYS_FLASH_SIZE (64 << 20) /* Flash size 64MB */
174#define CONFIG_SYS_MAX_FLASH_SECT \
175 ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ) + 3)
176
177/*
178 * Network & Ethernet Configuration
179 */
180#ifdef CONFIG_DRIVER_TI_EMAC
181#define CONFIG_EMAC_MDIO_PHY_NUM 1
182#define CONFIG_MII
Christian Riesch3d908862012-02-02 00:44:42 +0000183#define CONFIG_BOOTP_DNS
184#define CONFIG_BOOTP_DNS2
185#define CONFIG_BOOTP_SEND_HOSTNAME
186#define CONFIG_NET_RETRY_COUNT 10
187#endif
188
189/*
190 * U-Boot general configuration
191 */
192#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Christian Riesch3d908862012-02-02 00:44:42 +0000193#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
194#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
195#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
196#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
197#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
198#define CONFIG_LOADADDR 0xc0700000
Christian Riesch3d908862012-02-02 00:44:42 +0000199#define CONFIG_AUTO_COMPLETE
Christian Riesch3d908862012-02-02 00:44:42 +0000200#define CONFIG_CMDLINE_EDITING
201#define CONFIG_SYS_LONGHELP
202#define CONFIG_CRC32_VERIFY
203#define CONFIG_MX_CYCLIC
204
205/*
206 * Linux Information
207 */
208#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
209#define CONFIG_CMDLINE_TAG
210#define CONFIG_REVISION_TAG
211#define CONFIG_SETUP_MEMORY_TAGS
212#define CONFIG_BOOTARGS ""
213#define CONFIG_BOOTCOMMAND "run checkupdate; run checkbutton;"
Christian Riesch3d908862012-02-02 00:44:42 +0000214#define CONFIG_BOOT_RETRY_TIME 60 /* continue boot after 60 s inactivity */
Christian Riesch3d908862012-02-02 00:44:42 +0000215#define CONFIG_RESET_TO_RETRY
216
217/*
218 * Default environment settings
219 * gpio0 = button, gpio1 = led green, gpio2 = led red
220 * verify = n ... disable kernel checksum verification for faster booting
221 */
222#define CONFIG_EXTRA_ENV_SETTINGS \
223 "tftpdir=calimero\0" \
224 "flashkernel=tftpboot $loadaddr $tftpdir/uImage; " \
225 "erase 0x60800000 +0x400000; " \
226 "cp.b $loadaddr 0x60800000 $filesize\0" \
227 "flashrootfs=" \
228 "tftpboot $loadaddr $tftpdir/rootfs.jffs2; " \
229 "erase 0x60c00000 +0x2e00000; " \
230 "cp.b $loadaddr 0x60c00000 $filesize\0" \
231 "flashuboot=tftpboot $loadaddr $tftpdir/u-boot.bin; " \
232 "protect off all; " \
233 "erase 0x60000000 +0x80000; " \
234 "cp.b $loadaddr 0x60000000 $filesize\0" \
235 "flashrlk=tftpboot $loadaddr $tftpdir/uImage-rlk; " \
236 "erase 0x60080000 +0x780000; " \
237 "cp.b $loadaddr 0x60080000 $filesize\0" \
238 "erase_persistent=erase 0x63a00000 +0x600000;\0" \
239 "bootnor=setenv bootargs console=ttyS2,115200n8 " \
240 "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
241 "rootwait ethaddr=$ethaddr; " \
242 "gpio c 1; gpio s 2; bootm 0x60800000\0" \
243 "bootrlk=gpio s 1; gpio s 2;" \
244 "setenv bootargs console=ttyS2,115200n8 " \
245 "ethaddr=$ethaddr; bootm 0x60080000\0" \
246 "boottftp=setenv bootargs console=ttyS2,115200n8 " \
247 "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
248 "rootwait ethaddr=$ethaddr; " \
249 "tftpboot $loadaddr $tftpdir/uImage;" \
250 "gpio c 1; gpio s 2; bootm $loadaddr\0" \
251 "checkupdate=if test -n $update_flag; then " \
252 "echo Previous update failed - starting RLK; " \
253 "run bootrlk; fi; " \
254 "if test -n $initial_setup; then " \
255 "echo Running initial setup procedure; " \
256 "sleep 1; run flashall; fi\0" \
257 "product=accessory\0" \
258 "serial=XX12345\0" \
259 "checknor=" \
260 "if gpio i 0; then run bootnor; fi;\0" \
261 "checkrlk=" \
262 "if gpio i 0; then run bootrlk; fi;\0" \
263 "checkbutton=" \
264 "run checknor; sleep 1;" \
265 "run checknor; sleep 1;" \
266 "run checknor; sleep 1;" \
267 "run checknor; sleep 1;" \
268 "run checknor;" \
269 "gpio s 1; gpio s 2;" \
270 "echo ---- Release button to boot RLK ----;" \
271 "run checkrlk; sleep 1;" \
272 "run checkrlk; sleep 1;" \
273 "run checkrlk; sleep 1;" \
274 "run checkrlk; sleep 1;" \
275 "run checkrlk; sleep 1;" \
276 "run checkrlk;" \
277 "echo ---- Factory reset requested ----;" \
278 "gpio c 1;" \
279 "setenv factory_reset true;" \
280 "saveenv;" \
281 "run bootnor;\0" \
282 "flashall=run flashrlk;" \
283 "run flashkernel;" \
284 "run flashrootfs;" \
285 "setenv erase_datafs true;" \
286 "setenv initial_setup;" \
287 "saveenv;" \
288 "run bootnor;\0" \
289 "verify=n\0" \
290 "clearenv=protect off all;" \
291 "erase 0x60040000 +0x40000;\0" \
292 "bootlimit=3\0" \
293 "altbootcmd=run bootrlk\0"
294
295#define CONFIG_PREBOOT \
296 "echo Version: $ver; " \
297 "echo Serial: $serial; " \
298 "echo MAC: $ethaddr; " \
299 "echo Product: $product; " \
300 "gpio c 1; gpio c 2;"
301
302/*
303 * U-Boot commands
304 */
Christian Riesch3d908862012-02-02 00:44:42 +0000305#define CONFIG_CMD_ENV
Christian Riesch3d908862012-02-02 00:44:42 +0000306#define CONFIG_CMD_DIAG
Christian Riesch3d908862012-02-02 00:44:42 +0000307#define CONFIG_CMD_SAVES
Christian Riesch3d908862012-02-02 00:44:42 +0000308
309#ifndef CONFIG_DRIVER_TI_EMAC
Christian Riesch3d908862012-02-02 00:44:42 +0000310#endif
311
312/* additions for new relocation code, must added to all boards */
313#define CONFIG_SYS_SDRAM_BASE 0xc0000000
314/* initial stack pointer in internal SRAM */
315#define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00)
316
317#define CONFIG_BOOTCOUNT_LIMIT
Stefan Roese033848e2012-08-16 17:55:41 +0000318#define CONFIG_SYS_BOOTCOUNT_LE /* Use little-endian accessors */
Christian Riesch3d908862012-02-02 00:44:42 +0000319#define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE
320
321#ifndef __ASSEMBLY__
322int calimain_get_osc_freq(void);
323#endif
324
325#endif /* __CONFIG_H */