blob: ce9d795651bbeb6530a4ef6cd4d75a80f40b8a6d [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001/* SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause */
Patrick Delaunay85b53972018-03-12 10:46:10 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay85b53972018-03-12 10:46:10 +01004 */
5
6#ifndef _MACH_STM32_H_
7#define _MACH_STM32_H_
8
Simon Glass4dcacfc2020-05-10 11:40:13 -06009#ifndef __ASSEMBLY__
10#include <linux/bitops.h>
Patrice Chotardd29531c2023-10-27 16:43:04 +020011
12enum boot_device {
13 BOOT_FLASH_SD = 0x10,
14 BOOT_FLASH_SD_1 = 0x11,
15 BOOT_FLASH_SD_2 = 0x12,
16 BOOT_FLASH_SD_3 = 0x13,
17
18 BOOT_FLASH_EMMC = 0x20,
19 BOOT_FLASH_EMMC_1 = 0x21,
20 BOOT_FLASH_EMMC_2 = 0x22,
21 BOOT_FLASH_EMMC_3 = 0x23,
22
23 BOOT_FLASH_NAND = 0x30,
24 BOOT_FLASH_NAND_FMC = 0x31,
25
26 BOOT_FLASH_NOR = 0x40,
27 BOOT_FLASH_NOR_QSPI = 0x41,
28
29 BOOT_SERIAL_UART = 0x50,
30 BOOT_SERIAL_UART_1 = 0x51,
31 BOOT_SERIAL_UART_2 = 0x52,
32 BOOT_SERIAL_UART_3 = 0x53,
33 BOOT_SERIAL_UART_4 = 0x54,
34 BOOT_SERIAL_UART_5 = 0x55,
35 BOOT_SERIAL_UART_6 = 0x56,
36 BOOT_SERIAL_UART_7 = 0x57,
37 BOOT_SERIAL_UART_8 = 0x58,
38
39 BOOT_SERIAL_USB = 0x60,
40 BOOT_SERIAL_USB_OTG = 0x62,
41
42 BOOT_FLASH_SPINAND = 0x70,
43 BOOT_FLASH_SPINAND_1 = 0x71,
44};
45
46#define TAMP_BOOT_MODE_MASK GENMASK(15, 8)
47#define TAMP_BOOT_MODE_SHIFT 8
48#define TAMP_BOOT_DEVICE_MASK GENMASK(7, 4)
49#define TAMP_BOOT_INSTANCE_MASK GENMASK(3, 0)
50#define TAMP_BOOT_FORCED_MASK GENMASK(7, 0)
51#define TAMP_BOOT_DEBUG_ON BIT(16)
52
53enum forced_boot_mode {
54 BOOT_NORMAL = 0x00,
55 BOOT_FASTBOOT = 0x01,
56 BOOT_RECOVERY = 0x02,
57 BOOT_STM32PROG = 0x03,
58 BOOT_UMS_MMC0 = 0x10,
59 BOOT_UMS_MMC1 = 0x11,
60 BOOT_UMS_MMC2 = 0x12,
61};
62
Simon Glass4dcacfc2020-05-10 11:40:13 -060063#endif
64
Patrick Delaunay85b53972018-03-12 10:46:10 +010065/*
66 * Peripheral memory map
67 * only address used before device tree parsing
68 */
Patrice Chotardd29531c2023-10-27 16:43:04 +020069
70#if defined(CONFIG_STM32MP15x) || defined(CONFIG_STM32MP13x)
Patrick Delaunay85b53972018-03-12 10:46:10 +010071#define STM32_RCC_BASE 0x50000000
72#define STM32_PWR_BASE 0x50001000
Marek Vasut83ec9582022-02-25 02:15:59 +010073#define STM32_SYSCFG_BASE 0x50020000
Patrick Delaunay123687c2022-05-20 18:24:46 +020074#ifdef CONFIG_STM32MP15x
Patrick Delaunay85b53972018-03-12 10:46:10 +010075#define STM32_DBGMCU_BASE 0x50081000
Patrick Delaunay123687c2022-05-20 18:24:46 +020076#endif
Marek Vasut93865c62020-03-26 16:57:26 +010077#define STM32_FMC2_BASE 0x58002000
Marek Vasutc49678e2023-05-11 21:55:45 +020078#define STM32_IWDG2_BASE 0x5A002000
Marek Vasut83ec9582022-02-25 02:15:59 +010079#define STM32_DDRCTRL_BASE 0x5A003000
80#define STM32_DDRPHYC_BASE 0x5A004000
Marek Vasutc49678e2023-05-11 21:55:45 +020081#define STM32_IWDG1_BASE 0x5C003000
Patrick Delaunay85b53972018-03-12 10:46:10 +010082#define STM32_TZC_BASE 0x5C006000
83#define STM32_ETZPC_BASE 0x5C007000
Patrick Delaunay82b88ef2019-07-05 17:20:11 +020084#define STM32_STGEN_BASE 0x5C008000
Patrick Delaunay85b53972018-03-12 10:46:10 +010085#define STM32_TAMP_BASE 0x5C00A000
86
Patrick Delaunay123687c2022-05-20 18:24:46 +020087#ifdef CONFIG_STM32MP15x
Patrick Delaunay82168e82018-05-17 14:50:46 +020088#define STM32_USART1_BASE 0x5C000000
89#define STM32_USART2_BASE 0x4000E000
Patrick Delaunay123687c2022-05-20 18:24:46 +020090#endif
91#ifdef CONFIG_STM32MP13x
92#define STM32_USART1_BASE 0x4c000000
93#define STM32_USART2_BASE 0x4c001000
94#endif
Patrick Delaunay82168e82018-05-17 14:50:46 +020095#define STM32_USART3_BASE 0x4000F000
96#define STM32_UART4_BASE 0x40010000
97#define STM32_UART5_BASE 0x40011000
98#define STM32_USART6_BASE 0x44003000
99#define STM32_UART7_BASE 0x40018000
100#define STM32_UART8_BASE 0x40019000
Patrick Delaunay82168e82018-05-17 14:50:46 +0200101
Patrick Delaunay5c2f6d72021-07-06 17:19:45 +0200102#define STM32_SDMMC1_BASE 0x58005000
103#define STM32_SDMMC2_BASE 0x58007000
104#define STM32_SDMMC3_BASE 0x48004000
105
Patrick Delaunay123687c2022-05-20 18:24:46 +0200106#ifdef CONFIG_STM32MP15x
Patrick Delaunay85b53972018-03-12 10:46:10 +0100107#define STM32_SYSRAM_BASE 0x2FFC0000
108#define STM32_SYSRAM_SIZE SZ_256K
Patrick Delaunay123687c2022-05-20 18:24:46 +0200109#endif
Patrick Delaunay85b53972018-03-12 10:46:10 +0100110
111#define STM32_DDR_BASE 0xC0000000
112#define STM32_DDR_SIZE SZ_1G
113
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100114#ifndef __ASSEMBLY__
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100115/*
116 * enumerated for boot interface from Bootrom, used in TAMP_BOOT_CONTEXT
117 * - boot device = bit 8:4
118 * - boot instance = bit 3:0
119 */
120#define BOOT_TYPE_MASK 0xF0
121#define BOOT_TYPE_SHIFT 4
122#define BOOT_INSTANCE_MASK 0x0F
123#define BOOT_INSTANCE_SHIFT 0
124
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100125/* TAMP registers */
126#define TAMP_BACKUP_REGISTER(x) (STM32_TAMP_BASE + 0x100 + 4 * x)
Patrick Delaunay123687c2022-05-20 18:24:46 +0200127
128#ifdef CONFIG_STM32MP15x
Patrick Delaunaye0207372018-04-16 10:13:24 +0200129#define TAMP_BACKUP_MAGIC_NUMBER TAMP_BACKUP_REGISTER(4)
130#define TAMP_BACKUP_BRANCH_ADDRESS TAMP_BACKUP_REGISTER(5)
Sughosh Ganu73abe8e2022-10-21 18:16:00 +0530131#define TAMP_FWU_BOOT_INFO_REG TAMP_BACKUP_REGISTER(10)
Fabien Dessenned7700d12019-10-30 14:38:29 +0100132#define TAMP_COPRO_RSC_TBL_ADDRESS TAMP_BACKUP_REGISTER(17)
133#define TAMP_COPRO_STATE TAMP_BACKUP_REGISTER(18)
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100134#define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(20)
Patrick Delaunay9c07f4a2019-04-18 17:32:45 +0200135#define TAMP_BOOTCOUNT TAMP_BACKUP_REGISTER(21)
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100136
Sughosh Ganu73abe8e2022-10-21 18:16:00 +0530137#define TAMP_FWU_BOOT_IDX_MASK GENMASK(3, 0)
138
139#define TAMP_FWU_BOOT_IDX_OFFSET 0
Fabien Dessenned7700d12019-10-30 14:38:29 +0100140#define TAMP_COPRO_STATE_OFF 0
141#define TAMP_COPRO_STATE_INIT 1
142#define TAMP_COPRO_STATE_CRUN 2
143#define TAMP_COPRO_STATE_CSTOP 3
144#define TAMP_COPRO_STATE_STANDBY 4
145#define TAMP_COPRO_STATE_CRASH 5
Patrick Delaunay123687c2022-05-20 18:24:46 +0200146#endif
147
148#ifdef CONFIG_STM32MP13x
149#define TAMP_BOOTCOUNT TAMP_BACKUP_REGISTER(31)
150#define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(30)
151#endif
Fabien Dessenned7700d12019-10-30 14:38:29 +0100152
Patrice Chotardd29531c2023-10-27 16:43:04 +0200153#endif /* __ASSEMBLY__ */
154#endif /* CONFIG_STM32MP15X || CONFIG_STM32MP13X */
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100155
Patrice Chotardd29531c2023-10-27 16:43:04 +0200156#if CONFIG_STM32MP25X
157#define STM32_RCC_BASE 0x44200000
158#define STM32_TAMP_BASE 0x46010000
159
160#define STM32_DDR_BASE 0x80000000
161
162#define STM32_DDR_SIZE SZ_4G
163
164/* TAMP registers x = 0 to 127 : hardcoded description, waiting NVMEM node in DT */
165#define TAMP_BACKUP_REGISTER(x) (STM32_TAMP_BASE + 0x100 + 4 * (x))
166
167/* TAMP registers zone 3 RIF 1 (RW) at 96*/
168#define TAMP_BOOT_CONTEXT TAMP_BACKUP_REGISTER(96)
169#endif /* STM32MP25X */
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100170
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200171/* offset used for BSEC driver: misc_read and misc_write */
172#define STM32_BSEC_SHADOW_OFFSET 0x0
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100173#define STM32_BSEC_SHADOW(id) (STM32_BSEC_SHADOW_OFFSET + (id) * 4)
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200174#define STM32_BSEC_OTP_OFFSET 0x80000000
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100175#define STM32_BSEC_OTP(id) (STM32_BSEC_OTP_OFFSET + (id) * 4)
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100176#define STM32_BSEC_LOCK_OFFSET 0xC0000000
177#define STM32_BSEC_LOCK(id) (STM32_BSEC_LOCK_OFFSET + (id) * 4)
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100178
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100179/* BSEC OTP index */
Patrick Delaunay123687c2022-05-20 18:24:46 +0200180#ifdef CONFIG_STM32MP15x
Patrick Delaunayb10cddf2020-02-12 19:37:38 +0100181#define BSEC_OTP_RPN 1
182#define BSEC_OTP_SERIAL 13
183#define BSEC_OTP_PKG 16
184#define BSEC_OTP_MAC 57
Patrick Delaunay92dc1022019-02-12 11:44:41 +0100185#define BSEC_OTP_BOARD 59
Patrick Delaunay123687c2022-05-20 18:24:46 +0200186#endif
187#ifdef CONFIG_STM32MP13x
188#define BSEC_OTP_RPN 1
189#define BSEC_OTP_SERIAL 13
190#define BSEC_OTP_MAC 57
191#define BSEC_OTP_BOARD 60
192#endif
Patrice Chotardd29531c2023-10-27 16:43:04 +0200193#ifdef CONFIG_STM32MP25X
194#define BSEC_OTP_SERIAL 5
195#define BSEC_OTP_RPN 9
196#define BSEC_OTP_PKG 246
197#endif
Patrick Delaunay14d6a242018-05-17 15:24:05 +0200198
Patrice Chotardd29531c2023-10-27 16:43:04 +0200199#ifndef __ASSEMBLY__
200#include <asm/types.h>
201
202/* enumerated used to identify the SYSCON driver instance */
203enum {
204 STM32MP_SYSCON_UNKNOWN,
205 STM32MP_SYSCON_SYSCFG,
206};
207#endif /* __ASSEMBLY__*/
208
Patrick Delaunay85b53972018-03-12 10:46:10 +0100209#endif /* _MACH_STM32_H_ */