Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 Samsung Electronics |
| 3 | * Minkyu Kang <mk7.kang@samsung.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License as |
| 7 | * published by the Free Software Foundation; either version 2 of |
| 8 | * the License, or (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 18 | * MA 02111-1307 USA |
| 19 | */ |
| 20 | |
| 21 | #ifndef __ASM_ARCH_GPIO_H |
| 22 | #define __ASM_ARCH_GPIO_H |
| 23 | |
| 24 | #ifndef __ASSEMBLY__ |
| 25 | struct s5p_gpio_bank { |
| 26 | unsigned int con; |
| 27 | unsigned int dat; |
| 28 | unsigned int pull; |
| 29 | unsigned int drv; |
| 30 | unsigned int pdn_con; |
| 31 | unsigned int pdn_pull; |
| 32 | unsigned char res1[8]; |
| 33 | }; |
| 34 | |
Chander Kashyap | 4131a77 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 35 | struct exynos4_gpio_part1 { |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 36 | struct s5p_gpio_bank a0; |
| 37 | struct s5p_gpio_bank a1; |
| 38 | struct s5p_gpio_bank b; |
| 39 | struct s5p_gpio_bank c0; |
| 40 | struct s5p_gpio_bank c1; |
| 41 | struct s5p_gpio_bank d0; |
| 42 | struct s5p_gpio_bank d1; |
| 43 | struct s5p_gpio_bank e0; |
| 44 | struct s5p_gpio_bank e1; |
| 45 | struct s5p_gpio_bank e2; |
| 46 | struct s5p_gpio_bank e3; |
| 47 | struct s5p_gpio_bank e4; |
| 48 | struct s5p_gpio_bank f0; |
| 49 | struct s5p_gpio_bank f1; |
| 50 | struct s5p_gpio_bank f2; |
| 51 | struct s5p_gpio_bank f3; |
| 52 | }; |
| 53 | |
Chander Kashyap | 4131a77 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 54 | struct exynos4_gpio_part2 { |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 55 | struct s5p_gpio_bank j0; |
| 56 | struct s5p_gpio_bank j1; |
| 57 | struct s5p_gpio_bank k0; |
| 58 | struct s5p_gpio_bank k1; |
| 59 | struct s5p_gpio_bank k2; |
| 60 | struct s5p_gpio_bank k3; |
| 61 | struct s5p_gpio_bank l0; |
| 62 | struct s5p_gpio_bank l1; |
| 63 | struct s5p_gpio_bank l2; |
| 64 | struct s5p_gpio_bank y0; |
| 65 | struct s5p_gpio_bank y1; |
| 66 | struct s5p_gpio_bank y2; |
| 67 | struct s5p_gpio_bank y3; |
| 68 | struct s5p_gpio_bank y4; |
| 69 | struct s5p_gpio_bank y5; |
| 70 | struct s5p_gpio_bank y6; |
| 71 | struct s5p_gpio_bank res1[80]; |
| 72 | struct s5p_gpio_bank x0; |
| 73 | struct s5p_gpio_bank x1; |
| 74 | struct s5p_gpio_bank x2; |
| 75 | struct s5p_gpio_bank x3; |
| 76 | }; |
| 77 | |
Chander Kashyap | 4131a77 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 78 | struct exynos4_gpio_part3 { |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 79 | struct s5p_gpio_bank z; |
| 80 | }; |
| 81 | |
Chander Kashyap | 34076a0 | 2012-02-05 23:01:46 +0000 | [diff] [blame^] | 82 | struct exynos5_gpio_part1 { |
| 83 | struct s5p_gpio_bank a0; |
| 84 | struct s5p_gpio_bank a1; |
| 85 | struct s5p_gpio_bank a2; |
| 86 | struct s5p_gpio_bank b0; |
| 87 | struct s5p_gpio_bank b1; |
| 88 | struct s5p_gpio_bank b2; |
| 89 | struct s5p_gpio_bank b3; |
| 90 | struct s5p_gpio_bank c0; |
| 91 | struct s5p_gpio_bank c1; |
| 92 | struct s5p_gpio_bank c2; |
| 93 | struct s5p_gpio_bank c3; |
| 94 | struct s5p_gpio_bank d0; |
| 95 | struct s5p_gpio_bank d1; |
| 96 | struct s5p_gpio_bank y0; |
| 97 | struct s5p_gpio_bank y1; |
| 98 | struct s5p_gpio_bank y2; |
| 99 | struct s5p_gpio_bank y3; |
| 100 | struct s5p_gpio_bank y4; |
| 101 | struct s5p_gpio_bank y5; |
| 102 | struct s5p_gpio_bank y6; |
| 103 | struct s5p_gpio_bank res1[0x980]; |
| 104 | struct s5p_gpio_bank x0; |
| 105 | struct s5p_gpio_bank x1; |
| 106 | struct s5p_gpio_bank x2; |
| 107 | struct s5p_gpio_bank x3; |
| 108 | }; |
| 109 | |
| 110 | struct exynos5_gpio_part2 { |
| 111 | struct s5p_gpio_bank e0; |
| 112 | struct s5p_gpio_bank e1; |
| 113 | struct s5p_gpio_bank f0; |
| 114 | struct s5p_gpio_bank f1; |
| 115 | struct s5p_gpio_bank g0; |
| 116 | struct s5p_gpio_bank g1; |
| 117 | struct s5p_gpio_bank g2; |
| 118 | struct s5p_gpio_bank h0; |
| 119 | struct s5p_gpio_bank h1; |
| 120 | }; |
| 121 | |
| 122 | struct exynos5_gpio_part3 { |
| 123 | struct s5p_gpio_bank v0; |
| 124 | struct s5p_gpio_bank v1; |
| 125 | struct s5p_gpio_bank v2; |
| 126 | struct s5p_gpio_bank v3; |
| 127 | struct s5p_gpio_bank res1[0x20]; |
| 128 | struct s5p_gpio_bank v4; |
| 129 | }; |
| 130 | |
| 131 | struct exynos5_gpio_part4 { |
| 132 | struct s5p_gpio_bank z; |
| 133 | }; |
| 134 | |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 135 | /* functions */ |
Łukasz Majewski | 4d954cc | 2011-07-15 00:16:22 +0000 | [diff] [blame] | 136 | void s5p_gpio_cfg_pin(struct s5p_gpio_bank *bank, int gpio, int cfg); |
| 137 | void s5p_gpio_direction_output(struct s5p_gpio_bank *bank, int gpio, int en); |
| 138 | void s5p_gpio_direction_input(struct s5p_gpio_bank *bank, int gpio); |
| 139 | void s5p_gpio_set_value(struct s5p_gpio_bank *bank, int gpio, int en); |
| 140 | unsigned int s5p_gpio_get_value(struct s5p_gpio_bank *bank, int gpio); |
| 141 | void s5p_gpio_set_pull(struct s5p_gpio_bank *bank, int gpio, int mode); |
| 142 | void s5p_gpio_set_drv(struct s5p_gpio_bank *bank, int gpio, int mode); |
| 143 | void s5p_gpio_set_rate(struct s5p_gpio_bank *bank, int gpio, int mode); |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 144 | |
| 145 | /* GPIO pins per bank */ |
| 146 | #define GPIO_PER_BANK 8 |
| 147 | |
Chander Kashyap | 4131a77 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 148 | #define exynos4_gpio_part1_get_nr(bank, pin) \ |
| 149 | ((((((unsigned int) &(((struct exynos4_gpio_part1 *) \ |
| 150 | EXYNOS4_GPIO_PART1_BASE)->bank)) \ |
| 151 | - EXYNOS4_GPIO_PART1_BASE) / sizeof(struct s5p_gpio_bank)) \ |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 152 | * GPIO_PER_BANK) + pin) |
| 153 | |
Chander Kashyap | 34076a0 | 2012-02-05 23:01:46 +0000 | [diff] [blame^] | 154 | #define EXYNOS4_GPIO_PART1_MAX ((sizeof(struct exynos4_gpio_part1) \ |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 155 | / sizeof(struct s5p_gpio_bank)) * GPIO_PER_BANK) |
| 156 | |
Chander Kashyap | 4131a77 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 157 | #define exynos4_gpio_part2_get_nr(bank, pin) \ |
| 158 | (((((((unsigned int) &(((struct exynos4_gpio_part2 *) \ |
| 159 | EXYNOS4_GPIO_PART2_BASE)->bank)) \ |
| 160 | - EXYNOS4_GPIO_PART2_BASE) / sizeof(struct s5p_gpio_bank)) \ |
Chander Kashyap | 34076a0 | 2012-02-05 23:01:46 +0000 | [diff] [blame^] | 161 | * GPIO_PER_BANK) + pin) + EXYNOS4_GPIO_PART1_MAX) |
| 162 | |
| 163 | #define exynos5_gpio_part1_get_nr(bank, pin) \ |
| 164 | ((((((unsigned int) &(((struct exynos5_gpio_part1 *) \ |
| 165 | EXYNOS5_GPIO_PART1_BASE)->bank)) \ |
| 166 | - EXYNOS5_GPIO_PART1_BASE) / sizeof(struct s5p_gpio_bank)) \ |
| 167 | * GPIO_PER_BANK) + pin) |
| 168 | |
| 169 | #define EXYNOS5_GPIO_PART1_MAX ((sizeof(struct exynos5_gpio_part1) \ |
| 170 | / sizeof(struct s5p_gpio_bank)) * GPIO_PER_BANK) |
| 171 | |
| 172 | #define exynos5_gpio_part2_get_nr(bank, pin) \ |
| 173 | (((((((unsigned int) &(((struct exynos5_gpio_part2 *) \ |
| 174 | EXYNOS5_GPIO_PART2_BASE)->bank)) \ |
| 175 | - EXYNOS5_GPIO_PART2_BASE) / sizeof(struct s5p_gpio_bank)) \ |
| 176 | * GPIO_PER_BANK) + pin) + EXYNOS5_GPIO_PART1_MAX) |
| 177 | |
| 178 | #define EXYNOS5_GPIO_PART2_MAX ((sizeof(struct exynos5_gpio_part2) \ |
| 179 | / sizeof(struct s5p_gpio_bank)) * GPIO_PER_BANK) |
| 180 | |
| 181 | #define exynos5_gpio_part3_get_nr(bank, pin) \ |
| 182 | (((((((unsigned int) &(((struct exynos5_gpio_part3 *) \ |
| 183 | EXYNOS5_GPIO_PART3_BASE)->bank)) \ |
| 184 | - EXYNOS5_GPIO_PART3_BASE) / sizeof(struct s5p_gpio_bank)) \ |
| 185 | * GPIO_PER_BANK) + pin) + EXYNOS5_GPIO_PART2_MAX) |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 186 | |
| 187 | static inline unsigned int s5p_gpio_base(int nr) |
| 188 | { |
Chander Kashyap | 34076a0 | 2012-02-05 23:01:46 +0000 | [diff] [blame^] | 189 | if (cpu_is_exynos5()) { |
| 190 | if (nr < EXYNOS5_GPIO_PART1_MAX) |
| 191 | return EXYNOS5_GPIO_PART1_BASE; |
| 192 | else if (nr < EXYNOS5_GPIO_PART2_MAX) |
| 193 | return EXYNOS5_GPIO_PART2_BASE; |
| 194 | else |
| 195 | return EXYNOS5_GPIO_PART3_BASE; |
| 196 | |
| 197 | } else if (cpu_is_exynos4()) { |
| 198 | if (nr < EXYNOS4_GPIO_PART1_MAX) |
| 199 | return EXYNOS4_GPIO_PART1_BASE; |
| 200 | else |
| 201 | return EXYNOS4_GPIO_PART2_BASE; |
| 202 | } |
Łukasz Majewski | 1e04cae | 2011-08-22 22:34:58 +0000 | [diff] [blame] | 203 | |
| 204 | return 0; |
| 205 | } |
| 206 | |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 207 | #endif |
| 208 | |
| 209 | /* Pin configurations */ |
| 210 | #define GPIO_INPUT 0x0 |
| 211 | #define GPIO_OUTPUT 0x1 |
| 212 | #define GPIO_IRQ 0xf |
| 213 | #define GPIO_FUNC(x) (x) |
| 214 | |
| 215 | /* Pull mode */ |
| 216 | #define GPIO_PULL_NONE 0x0 |
| 217 | #define GPIO_PULL_DOWN 0x1 |
Chander Kashyap | b26418c | 2011-04-18 00:08:43 +0000 | [diff] [blame] | 218 | #define GPIO_PULL_UP 0x3 |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 219 | |
| 220 | /* Drive Strength level */ |
| 221 | #define GPIO_DRV_1X 0x0 |
Chander Kashyap | b26418c | 2011-04-18 00:08:43 +0000 | [diff] [blame] | 222 | #define GPIO_DRV_3X 0x1 |
| 223 | #define GPIO_DRV_2X 0x2 |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 224 | #define GPIO_DRV_4X 0x3 |
| 225 | #define GPIO_DRV_FAST 0x0 |
| 226 | #define GPIO_DRV_SLOW 0x1 |
Minkyu Kang | b1b2468 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 227 | #endif |