blob: cfdd9fc9c9a8996be71b2f4bd7794c64fe006c61 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ying Zhangdfb2b152013-08-16 15:16:12 +08002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Ying Zhangdfb2b152013-08-16 15:16:12 +08004 */
5
6#include <common.h>
Simon Glassa73bda42015-11-08 23:47:45 -07007#include <console.h>
Simon Glass4bc2ad22017-08-03 12:21:56 -06008#include <environment.h>
Ying Zhangdfb2b152013-08-16 15:16:12 +08009#include <ns16550.h>
10#include <malloc.h>
11#include <mmc.h>
12#include <nand.h>
13#include <i2c.h>
14#include "../common/ngpixis.h"
15#include <fsl_esdhc.h>
Ying Zhang9b155ca2013-08-16 15:16:14 +080016#include <spi_flash.h>
Simon Glassdd8e2242016-09-24 18:20:10 -060017#include "../common/spl.h"
Ying Zhangdfb2b152013-08-16 15:16:12 +080018
19DECLARE_GLOBAL_DATA_PTR;
20
21static const u32 sysclk_tbl[] = {
22 66666000, 7499900, 83332500, 8999900,
23 99999000, 11111000, 12499800, 13333200
24};
25
York Sun863e8d82014-02-11 11:57:26 -080026phys_size_t get_effective_memsize(void)
Ying Zhangdfb2b152013-08-16 15:16:12 +080027{
28 return CONFIG_SYS_L2_SIZE;
29}
30
31void board_init_f(ulong bootflag)
32{
33 int px_spd;
34 u32 plat_ratio, sys_clk, bus_clk;
35 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
36
37 console_init_f();
38
39 /* Set pmuxcr to allow both i2c1 and i2c2 */
40 setbits_be32(&gur->pmuxcr, in_be32(&gur->pmuxcr) | 0x1000);
41 setbits_be32(&gur->pmuxcr,
42 in_be32(&gur->pmuxcr) | MPC85xx_PMUXCR_SD_DATA);
43
Ying Zhang9b155ca2013-08-16 15:16:14 +080044#ifdef CONFIG_SPL_SPI_BOOT
45 /* Enable the SPI */
46 clrsetbits_8(&pixis->brdcfg0, PIXIS_ELBC_SPI_MASK, PIXIS_SPI);
47#endif
48
Ying Zhangdfb2b152013-08-16 15:16:12 +080049 /* Read back the register to synchronize the write. */
50 in_be32(&gur->pmuxcr);
51
52 /* initialize selected port with appropriate baud rate */
53 px_spd = in_8((unsigned char *)(PIXIS_BASE + PIXIS_SPD));
54 sys_clk = sysclk_tbl[px_spd & PIXIS_SPD_SYSCLK_MASK];
55 plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
56 bus_clk = sys_clk * plat_ratio / 2;
57
58 NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
59 bus_clk / 16 / CONFIG_BAUDRATE);
60#ifdef CONFIG_SPL_MMC_BOOT
61 puts("\nSD boot...\n");
Ying Zhang9b155ca2013-08-16 15:16:14 +080062#elif defined(CONFIG_SPL_SPI_BOOT)
63 puts("\nSPI Flash boot...\n");
Ying Zhangdfb2b152013-08-16 15:16:12 +080064#endif
65
66 /* copy code to RAM and jump to it - this should not return */
67 /* NOTE - code has to be copied out of NAND buffer before
68 * other blocks can be read.
69 */
70 relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
71}
72
73void board_init_r(gd_t *gd, ulong dest_addr)
74{
75 /* Pointer is writable since we allocated a register for it */
76 gd = (gd_t *)CONFIG_SPL_GD_ADDR;
77 bd_t *bd;
78
79 memset(gd, 0, sizeof(gd_t));
80 bd = (bd_t *)(CONFIG_SPL_GD_ADDR + sizeof(gd_t));
81 memset(bd, 0, sizeof(bd_t));
82 gd->bd = bd;
83 bd->bi_memstart = CONFIG_SYS_INIT_L2_ADDR;
84 bd->bi_memsize = CONFIG_SYS_L2_SIZE;
85
Simon Glass302445a2017-01-23 13:31:22 -070086 arch_cpu_init();
Ying Zhangdfb2b152013-08-16 15:16:12 +080087 get_clocks();
88 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
89 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -040090 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Ying Zhang9c2e84f2013-08-16 15:16:16 +080091#ifndef CONFIG_SPL_NAND_BOOT
Ying Zhangdfb2b152013-08-16 15:16:12 +080092 env_init();
Ying Zhang9c2e84f2013-08-16 15:16:16 +080093#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +080094#ifdef CONFIG_SPL_MMC_BOOT
95 mmc_initialize(bd);
96#endif
97 /* relocate environment function pointers etc. */
Ying Zhang9c2e84f2013-08-16 15:16:16 +080098#ifdef CONFIG_SPL_NAND_BOOT
99 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
100 (uchar *)CONFIG_ENV_ADDR);
101
102 gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -0600103 gd->env_valid = ENV_VALID;
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800104#else
Ying Zhangdfb2b152013-08-16 15:16:12 +0800105 env_relocate();
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800106#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800107
Ying Zhang4393f952013-09-04 17:03:45 +0800108#ifdef CONFIG_SYS_I2C
109 i2c_init_all();
110#else
111 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
112#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800113
Simon Glassd35f3382017-04-06 12:47:05 -0600114 dram_init();
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800115#ifdef CONFIG_SPL_NAND_BOOT
116 puts("Tertiary program loader running in sram...");
117#else
Ying Zhangdfb2b152013-08-16 15:16:12 +0800118 puts("Second program loader running in sram...\n");
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800119#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800120
121#ifdef CONFIG_SPL_MMC_BOOT
122 mmc_boot();
Ying Zhang9b155ca2013-08-16 15:16:14 +0800123#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600124 fsl_spi_boot();
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800125#elif defined(CONFIG_SPL_NAND_BOOT)
126 nand_boot();
Ying Zhangdfb2b152013-08-16 15:16:12 +0800127#endif
128}