blob: 3b504875e0f9db26134751827d5a20dcaa045af0 [file] [log] [blame]
Kumar Gala65e6c322009-03-19 02:32:23 -05001/*
Dipen Dudhat00c42942011-01-20 16:29:35 +05302 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Gala65e6c322009-03-19 02:32:23 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
Kumar Gala95fd2f62008-01-16 01:13:58 -06009#ifndef _FSL_LAW_H_
10#define _FSL_LAW_H_
11
12#include <asm/io.h>
13
Kumar Gala65e6c322009-03-19 02:32:23 -050014#define LAW_EN 0x80000000
15
Kumar Gala95fd2f62008-01-16 01:13:58 -060016#define SET_LAW_ENTRY(idx, a, sz, trgt) \
17 { .index = idx, .addr = a, .size = sz, .trgt_id = trgt }
18
Kumar Gala75639e02008-06-11 00:44:10 -050019#define SET_LAW(a, sz, trgt) \
20 { .index = -1, .addr = a, .size = sz, .trgt_id = trgt }
21
Kumar Gala95fd2f62008-01-16 01:13:58 -060022enum law_size {
23 LAW_SIZE_4K = 0xb,
24 LAW_SIZE_8K,
25 LAW_SIZE_16K,
26 LAW_SIZE_32K,
27 LAW_SIZE_64K,
28 LAW_SIZE_128K,
29 LAW_SIZE_256K,
30 LAW_SIZE_512K,
31 LAW_SIZE_1M,
32 LAW_SIZE_2M,
33 LAW_SIZE_4M,
34 LAW_SIZE_8M,
35 LAW_SIZE_16M,
36 LAW_SIZE_32M,
37 LAW_SIZE_64M,
38 LAW_SIZE_128M,
39 LAW_SIZE_256M,
40 LAW_SIZE_512M,
41 LAW_SIZE_1G,
42 LAW_SIZE_2G,
43 LAW_SIZE_4G,
44 LAW_SIZE_8G,
45 LAW_SIZE_16G,
46 LAW_SIZE_32G,
47};
48
Li Yang019b2932009-12-09 14:26:08 +080049#define law_size_bits(sz) (__ilog2_u64(sz) - 1)
Becky Bruceeb891f02010-06-17 11:37:23 -050050#define lawar_size(x) (1ULL << ((x & 0x3f) + 1))
Li Yang019b2932009-12-09 14:26:08 +080051
Kumar Gala65e6c322009-03-19 02:32:23 -050052#ifdef CONFIG_FSL_CORENET
53enum law_trgt_if {
54 LAW_TRGT_IF_PCIE_1 = 0x00,
55 LAW_TRGT_IF_PCIE_2 = 0x01,
56 LAW_TRGT_IF_PCIE_3 = 0x02,
Kumar Gala74e78b62010-04-28 04:02:21 -050057 LAW_TRGT_IF_PCIE_4 = 0x03,
Kumar Gala65e6c322009-03-19 02:32:23 -050058 LAW_TRGT_IF_RIO_1 = 0x08,
59 LAW_TRGT_IF_RIO_2 = 0x09,
60
61 LAW_TRGT_IF_DDR_1 = 0x10,
62 LAW_TRGT_IF_DDR_2 = 0x11, /* 2nd controller */
York Sune8dc17b2012-08-17 08:22:39 +000063 LAW_TRGT_IF_DDR_3 = 0x12,
64 LAW_TRGT_IF_DDR_4 = 0x13,
Kumar Gala65e6c322009-03-19 02:32:23 -050065 LAW_TRGT_IF_DDR_INTRLV = 0x14,
York Sune8dc17b2012-08-17 08:22:39 +000066 LAW_TRGT_IF_DDR_INTLV_34 = 0x15,
67 LAW_TRGT_IF_DDR_INTLV_123 = 0x17,
68 LAW_TRGT_IF_DDR_INTLV_1234 = 0x16,
Kumar Gala65e6c322009-03-19 02:32:23 -050069 LAW_TRGT_IF_BMAN = 0x18,
70 LAW_TRGT_IF_DCSR = 0x1d,
Sandeep Singh4fb16a12014-06-05 18:49:57 +053071 LAW_TRGT_IF_CCSR = 0x1e,
Kumar Gala65e6c322009-03-19 02:32:23 -050072 LAW_TRGT_IF_LBC = 0x1f,
73 LAW_TRGT_IF_QMAN = 0x3c,
Shaveta Leekha43e0f7b2013-03-25 07:40:24 +000074
75 LAW_TRGT_IF_MAPLE = 0x50,
Kumar Gala65e6c322009-03-19 02:32:23 -050076};
77#define LAW_TRGT_IF_DDR LAW_TRGT_IF_DDR_1
Prabhakar Kushwaha4fc2aac2012-08-15 06:24:15 +000078#define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
Kumar Gala65e6c322009-03-19 02:32:23 -050079#else
Kumar Gala95fd2f62008-01-16 01:13:58 -060080enum law_trgt_if {
81 LAW_TRGT_IF_PCI = 0x00,
82 LAW_TRGT_IF_PCI_2 = 0x01,
83#ifndef CONFIG_MPC8641
84 LAW_TRGT_IF_PCIE_1 = 0x02,
85#endif
Priyanka Jainc73b9032013-07-02 09:21:04 +053086#if defined(CONFIG_BSC9131) || defined(CONFIG_BSC9132)
Priyanka Jainf81e8b22013-04-04 09:31:54 +053087 LAW_TRGT_IF_OCN_DSP = 0x03,
88#else
Srikanth Srinivasana864f322009-01-21 17:17:33 -060089#if !defined(CONFIG_MPC8572) && !defined(CONFIG_P2020)
Kumar Gala95fd2f62008-01-16 01:13:58 -060090 LAW_TRGT_IF_PCIE_3 = 0x03,
91#endif
Priyanka Jainf81e8b22013-04-04 09:31:54 +053092#endif
Kumar Gala95fd2f62008-01-16 01:13:58 -060093 LAW_TRGT_IF_LBC = 0x04,
94 LAW_TRGT_IF_CCSR = 0x08,
Priyanka Jainf81e8b22013-04-04 09:31:54 +053095 LAW_TRGT_IF_DSP_CCSR = 0x09,
Mingkai Hu1a258072013-07-04 17:30:36 +080096 LAW_TRGT_IF_PLATFORM_SRAM = 0x0a,
Kumar Gala95fd2f62008-01-16 01:13:58 -060097 LAW_TRGT_IF_DDR_INTRLV = 0x0b,
98 LAW_TRGT_IF_RIO = 0x0c,
Priyanka Jainc73b9032013-07-02 09:21:04 +053099#if defined(CONFIG_BSC9132)
100 LAW_TRGT_IF_CLASS_DSP = 0x0d,
101#else
Li Yang019b2932009-12-09 14:26:08 +0800102 LAW_TRGT_IF_RIO_2 = 0x0d,
Priyanka Jainc73b9032013-07-02 09:21:04 +0530103#endif
Roy Zang1de20b02011-02-03 22:14:19 -0600104 LAW_TRGT_IF_DPAA_SWP_SRAM = 0x0e,
Kumar Gala95fd2f62008-01-16 01:13:58 -0600105 LAW_TRGT_IF_DDR = 0x0f,
106 LAW_TRGT_IF_DDR_2 = 0x16, /* 2nd controller */
York Sune8dc17b2012-08-17 08:22:39 +0000107 /* place holder for 3-way and 4-way interleaving */
108 LAW_TRGT_IF_DDR_3,
109 LAW_TRGT_IF_DDR_4,
110 LAW_TRGT_IF_DDR_INTLV_34,
111 LAW_TRGT_IF_DDR_INTLV_123,
112 LAW_TRGT_IF_DDR_INTLV_1234,
Kumar Gala95fd2f62008-01-16 01:13:58 -0600113};
114#define LAW_TRGT_IF_DDR_1 LAW_TRGT_IF_DDR
115#define LAW_TRGT_IF_PCI_1 LAW_TRGT_IF_PCI
116#define LAW_TRGT_IF_PCIX LAW_TRGT_IF_PCI
117#define LAW_TRGT_IF_PCIE_2 LAW_TRGT_IF_PCI_2
Kumar Gala8975d7a2010-12-30 12:09:53 -0600118#define LAW_TRGT_IF_RIO_1 LAW_TRGT_IF_RIO
Dipen Dudhat00c42942011-01-20 16:29:35 +0530119#define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
Kumar Gala95fd2f62008-01-16 01:13:58 -0600120
121#ifdef CONFIG_MPC8641
122#define LAW_TRGT_IF_PCIE_1 LAW_TRGT_IF_PCI
123#endif
124
Srikanth Srinivasana864f322009-01-21 17:17:33 -0600125#if defined(CONFIG_MPC8572) || defined(CONFIG_P2020)
Kumar Gala95fd2f62008-01-16 01:13:58 -0600126#define LAW_TRGT_IF_PCIE_3 LAW_TRGT_IF_PCI
127#endif
Kumar Gala65e6c322009-03-19 02:32:23 -0500128#endif /* CONFIG_FSL_CORENET */
Kumar Gala95fd2f62008-01-16 01:13:58 -0600129
130struct law_entry {
131 int index;
132 phys_addr_t addr;
133 enum law_size size;
134 enum law_trgt_if trgt_id;
135};
136
137extern void set_law(u8 idx, phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
Kumar Gala75639e02008-06-11 00:44:10 -0500138extern int set_next_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
Kumar Galaa9abb002008-06-10 16:16:02 -0500139extern int set_last_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
Kumar Gala61ed0532008-08-26 15:01:28 -0500140extern int set_ddr_laws(u64 start, u64 sz, enum law_trgt_if id);
Kumar Gala65e6c322009-03-19 02:32:23 -0500141extern struct law_entry find_law(phys_addr_t addr);
Kumar Gala95fd2f62008-01-16 01:13:58 -0600142extern void disable_law(u8 idx);
143extern void init_laws(void);
Becky Bruce2a15f752008-01-23 16:31:05 -0600144extern void print_laws(void);
Kumar Gala95fd2f62008-01-16 01:13:58 -0600145
146/* define in board code */
147extern struct law_entry law_table[];
148extern int num_law_entries;
149#endif