blob: 23bde81418fe100ef0bec81a467b196029c2b074 [file] [log] [blame]
Hou Zhiqiangd9c6c602019-08-20 09:35:31 +00001// SPDX-License-Identifier: GPL-2.0+ OR X11
2/*
3 * P3041 Silicon/SoC Device Tree Source (pre include)
4 *
5 * Copyright 2010 - 2015 Freescale Semiconductor Inc.
6 * Copyright 2019 NXP
7 */
8
9/dts-v1/;
10
11/include/ "e500mc_power_isa.dtsi"
12
13/ {
14 compatible = "fsl,P3041";
15 #address-cells = <2>;
16 #size-cells = <2>;
17 interrupt-parent = <&mpic>;
18
19 cpus {
20 #address-cells = <1>;
21 #size-cells = <0>;
22
23 cpu0: PowerPC,e500mc@0 {
24 device_type = "cpu";
25 reg = <0>;
26 fsl,portid-mapping = <0x80000000>;
27 };
28 cpu1: PowerPC,e500mc@1 {
29 device_type = "cpu";
30 reg = <1>;
31 fsl,portid-mapping = <0x40000000>;
32 };
33 cpu2: PowerPC,e500mc@2 {
34 device_type = "cpu";
35 reg = <2>;
36 fsl,portid-mapping = <0x20000000>;
37 };
38 cpu3: PowerPC,e500mc@3 {
39 device_type = "cpu";
40 reg = <3>;
41 fsl,portid-mapping = <0x10000000>;
42 };
43 };
44
45 soc: soc@ffe000000 {
46 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
47 reg = <0xf 0xfe000000 0 0x00001000>;
48 #address-cells = <1>;
49 #size-cells = <1>;
50 device_type = "soc";
51 compatible = "simple-bus";
52
53 mpic: pic@40000 {
54 interrupt-controller;
55 #address-cells = <0>;
56 #interrupt-cells = <4>;
57 reg = <0x40000 0x40000>;
58 compatible = "fsl,mpic", "chrp,open-pic";
59 device_type = "open-pic";
60 clock-frequency = <0x0>;
61 };
Peng Ma8db48a22019-10-23 11:07:09 +000062
63 sata: sata@220000 {
64 compatible = "fsl,pq-sata-v2";
65 reg = <0x220000 0x1000>;
66 interrupts = <68 0x2 0 0>;
67 sata-offset = <0x1000>;
68 sata-number = <2>;
69 sata-fpdma = <0>;
70 };
Hou Zhiqiangd9c6c602019-08-20 09:35:31 +000071 };
Hou Zhiqiangdf828af2019-08-27 11:04:42 +000072
73 pcie@ffe200000 {
74 compatible = "fsl,pcie-p3041", "fsl,pcie-fsl-qoriq";
75 reg = <0xf 0xfe200000 0x0 0x1000>; /* registers */
76 law_trgt_if = <0>;
77 #address-cells = <3>;
78 #size-cells = <2>;
79 device_type = "pci";
80 bus-range = <0x0 0xff>;
81 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8000000 0x0 0x00010000 /* downstream I/O */
82 0x02000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x20000000>; /* non-prefetchable memory */
83 };
84
85 pcie@ffe201000 {
86 compatible = "fsl,pcie-p3041", "fsl,pcie-fsl-qoriq";
87 reg = <0xf 0xfe201000 0x0 0x1000>; /* registers */
88 law_trgt_if = <1>;
89 #address-cells = <3>;
90 #size-cells = <2>;
91 device_type = "pci";
92 bus-range = <0x0 0xff>;
93 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000 /* downstream I/O */
94 0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000>; /* non-prefetchable memory */
95 };
96
97 pcie@ffe202000 {
98 compatible = "fsl,pcie-p3041", "fsl,pcie-fsl-qoriq";
99 reg = <0xf 0xfe202000 0x0 0x1000>; /* registers */
100 law_trgt_if = <2>;
101 #address-cells = <3>;
102 #size-cells = <2>;
103 device_type = "pci";
104 bus-range = <0x0 0xff>;
105 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8020000 0x0 0x00010000 /* downstream I/O */
106 0x02000000 0x0 0xe0000000 0xc 0x40000000 0x0 0x20000000>; /* non-prefetchable memory */
107 };
108
109 pcie@ffe203000 {
110 compatible = "fsl,pcie-p3041", "fsl,pcie-fsl-qoriq";
111 reg = <0xf 0xfe203000 0x0 0x1000>; /* registers */
112 law_trgt_if = <3>;
113 #address-cells = <3>;
114 #size-cells = <2>;
115 device_type = "pci";
116 bus-range = <0x0 0xff>;
117 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8030000 0x0 0x00010000 /* downstream I/O */
118 0x02000000 0x0 0xe0000000 0xc 0x60000000 0x0 0x20000000>; /* non-prefetchable memory */
119 };
Hou Zhiqiangd9c6c602019-08-20 09:35:31 +0000120};