blob: 9ee4a75eb1388c5ec26e2cff565e586904a942aa [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
7#define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
8
9#define CONFIG_SYS_GENERIC_BOARD
10
11/* Virtual target or real hardware */
12#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
13
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014#define CONFIG_SYS_THUMB_BUILD
15
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016/*
17 * High level configuration
18 */
19#define CONFIG_DISPLAY_CPUINFO
Marek Vasut7d6dc602014-12-30 21:29:35 +010020#define CONFIG_DISPLAY_BOARDINFO_LATE
Marek Vasutdc495ae2015-07-22 05:40:12 +020021#define CONFIG_ARCH_MISC_INIT
Marek Vasut54c282e2014-10-18 03:52:36 +020022#define CONFIG_ARCH_EARLY_INIT_R
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023#define CONFIG_SYS_NO_FLASH
24#define CONFIG_CLOCKS
25
Marek Vasut375d0482015-07-09 03:41:53 +020026#define CONFIG_CRC32_VERIFY
27
Pavel Machek5e2d70a2014-09-08 14:08:45 +020028#define CONFIG_FIT
29#define CONFIG_OF_LIBFDT
30#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
31
32#define CONFIG_TIMESTAMP /* Print image info with timestamp */
33
34/*
35 * Memory configurations
36 */
37#define CONFIG_NR_DRAM_BANKS 1
38#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010039#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020040#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
41#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
42
43#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020044#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
45#define CONFIG_SYS_INIT_SP_OFFSET \
46 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
47#define CONFIG_SYS_INIT_SP_ADDR \
48 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020049
50#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
51#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
52#define CONFIG_SYS_TEXT_BASE 0x08000040
53#else
54#define CONFIG_SYS_TEXT_BASE 0x01000040
55#endif
56
57/*
58 * U-Boot general configurations
59 */
60#define CONFIG_SYS_LONGHELP
61#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
62#define CONFIG_SYS_PBSIZE \
63 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
64 /* Print buffer size */
65#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
66#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
67 /* Boot argument buffer size */
68#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
69#define CONFIG_AUTO_COMPLETE /* Command auto complete */
70#define CONFIG_CMDLINE_EDITING /* Command history etc */
71#define CONFIG_SYS_HUSH_PARSER
72
73/*
74 * Cache
75 */
76#define CONFIG_SYS_ARM_CACHE_WRITEALLOC
77#define CONFIG_SYS_CACHELINE_SIZE 32
78#define CONFIG_SYS_L2_PL310
79#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
80
81/*
Dinh Nguyen06e36ea2015-06-02 22:52:50 -050082 * SDRAM controller
83 */
84#define CONFIG_ALTERA_SDRAM
85
86/*
Marek Vasutccc5c242014-09-27 01:18:29 +020087 * EPCS/EPCQx1 Serial Flash Controller
88 */
89#ifdef CONFIG_ALTERA_SPI
90#define CONFIG_CMD_SPI
91#define CONFIG_CMD_SF
92#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020093#define CONFIG_SPI_FLASH_STMICRO
94#define CONFIG_SPI_FLASH_BAR
95/*
96 * The base address is configurable in QSys, each board must specify the
97 * base address based on it's particular FPGA configuration. Please note
98 * that the address here is incremented by 0x400 from the Base address
99 * selected in QSys, since the SPI registers are at offset +0x400.
100 * #define CONFIG_SYS_SPI_BASE 0xff240400
101 */
102#endif
103
104/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200105 * Ethernet on SoC (EMAC)
106 */
107#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200108#define CONFIG_DW_ALTDESCRIPTOR
109#define CONFIG_MII
110#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
111#define CONFIG_PHYLIB
112#define CONFIG_PHY_GIGE
113#endif
114
115/*
116 * FPGA Driver
117 */
118#ifdef CONFIG_CMD_FPGA
119#define CONFIG_FPGA
120#define CONFIG_FPGA_ALTERA
121#define CONFIG_FPGA_SOCFPGA
122#define CONFIG_FPGA_COUNT 1
123#endif
124
125/*
126 * L4 OSC1 Timer 0
127 */
128/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
129#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
130#define CONFIG_SYS_TIMER_COUNTS_DOWN
131#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
132#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
133#define CONFIG_SYS_TIMER_RATE 2400000
134#else
135#define CONFIG_SYS_TIMER_RATE 25000000
136#endif
137
138/*
139 * L4 Watchdog
140 */
141#ifdef CONFIG_HW_WATCHDOG
142#define CONFIG_DESIGNWARE_WATCHDOG
143#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
144#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100145#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200146#endif
147
148/*
149 * MMC Driver
150 */
151#ifdef CONFIG_CMD_MMC
152#define CONFIG_MMC
153#define CONFIG_BOUNCE_BUFFER
154#define CONFIG_GENERIC_MMC
155#define CONFIG_DWMMC
156#define CONFIG_SOCFPGA_DWMMC
157#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
158#define CONFIG_SOCFPGA_DWMMC_DRVSEL 3
159#define CONFIG_SOCFPGA_DWMMC_SMPSEL 0
160/* FIXME */
161/* using smaller max blk cnt to avoid flooding the limited stack we have */
162#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
163#endif
164
Stefan Roese9a468c02014-11-07 12:37:52 +0100165/*
Stefan Roese623a5412014-10-30 09:33:13 +0100166 * I2C support
167 */
168#define CONFIG_SYS_I2C
169#define CONFIG_SYS_I2C_DW
170#define CONFIG_SYS_I2C_BUS_MAX 4
171#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
172#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
173#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
174#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
175/* Using standard mode which the speed up to 100Kb/s */
176#define CONFIG_SYS_I2C_SPEED 100000
177#define CONFIG_SYS_I2C_SPEED1 100000
178#define CONFIG_SYS_I2C_SPEED2 100000
179#define CONFIG_SYS_I2C_SPEED3 100000
180/* Address of device when used as slave */
181#define CONFIG_SYS_I2C_SLAVE 0x02
182#define CONFIG_SYS_I2C_SLAVE1 0x02
183#define CONFIG_SYS_I2C_SLAVE2 0x02
184#define CONFIG_SYS_I2C_SLAVE3 0x02
185#ifndef __ASSEMBLY__
186/* Clock supplied to I2C controller in unit of MHz */
187unsigned int cm_get_l4_sp_clk_hz(void);
188#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
189#endif
190#define CONFIG_CMD_I2C
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200191
192/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100193 * QSPI support
194 */
195#ifdef CONFIG_OF_CONTROL /* QSPI is controlled via DT */
Stefan Roese9a468c02014-11-07 12:37:52 +0100196#define CONFIG_CADENCE_QSPI
197/* Enable multiple SPI NOR flash manufacturers */
Stefan Roese9a468c02014-11-07 12:37:52 +0100198#define CONFIG_SPI_FLASH_STMICRO /* Micron/Numonyx flash */
199#define CONFIG_SPI_FLASH_SPANSION /* Spansion flash */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200200#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100201#define CONFIG_SPI_FLASH_MTD
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200202#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100203/* QSPI reference clock */
204#ifndef __ASSEMBLY__
205unsigned int cm_get_qspi_controller_clk_hz(void);
206#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
207#endif
208#define CONFIG_CQSPI_DECODER 0
209#define CONFIG_CMD_SF
Marek Vasut2b173f42015-07-20 05:48:37 +0200210#define CONFIG_SPI_FLASH_BAR
Stefan Roese9a468c02014-11-07 12:37:52 +0100211#endif
212
Stefan Roese8dc115b2014-11-07 13:50:34 +0100213#ifdef CONFIG_OF_CONTROL /* DW SPI is controlled via DT */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100214#define CONFIG_DESIGNWARE_SPI
Stefan Roese8dc115b2014-11-07 13:50:34 +0100215#define CONFIG_CMD_SPI
216#endif
217
Stefan Roese9a468c02014-11-07 12:37:52 +0100218/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200219 * Serial Driver
220 */
221#define CONFIG_SYS_NS16550
222#define CONFIG_SYS_NS16550_SERIAL
223#define CONFIG_SYS_NS16550_REG_SIZE -4
224#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
225#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
226#define CONFIG_SYS_NS16550_CLK 1000000
227#else
228#define CONFIG_SYS_NS16550_CLK 100000000
229#endif
230#define CONFIG_CONS_INDEX 1
231#define CONFIG_BAUDRATE 115200
232
233/*
Marek Vasut9f193122014-10-24 23:34:25 +0200234 * USB
235 */
236#ifdef CONFIG_CMD_USB
237#define CONFIG_USB_DWC2
238#define CONFIG_USB_STORAGE
239/*
240 * NOTE: User must define either of the following to select which
241 * of the two USB controllers available on SoCFPGA to use.
242 * The DWC2 driver doesn't support multiple USB controllers.
243 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS
244 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS
245 */
246#endif
247
248/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100249 * USB Gadget (DFU, UMS)
250 */
251#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
252#define CONFIG_USB_GADGET
253#define CONFIG_USB_GADGET_S3C_UDC_OTG
254#define CONFIG_USB_GADGET_DUALSPEED
255#define CONFIG_USB_GADGET_VBUS_DRAW 2
256
257/* USB Composite download gadget - g_dnl */
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200258#define CONFIG_USB_GADGET_DOWNLOAD
259#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100260
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200261#define CONFIG_USB_FUNCTION_DFU
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100262#define CONFIG_DFU_MMC
263#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
264#define DFU_DEFAULT_POLL_TIMEOUT 300
265
266/* USB IDs */
267#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
268#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
269#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
270#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
271#ifndef CONFIG_G_DNL_MANUFACTURER
272#define CONFIG_G_DNL_MANUFACTURER "Altera"
273#endif
274#endif
275
276/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200277 * U-Boot environment
278 */
279#define CONFIG_SYS_CONSOLE_IS_IN_ENV
280#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
281#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
282#define CONFIG_ENV_IS_NOWHERE
283#define CONFIG_ENV_SIZE 4096
284
285/*
286 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200287 *
288 * SRAM Memory layout:
289 *
290 * 0xFFFF_0000 ...... Start of SRAM
291 * 0xFFFF_xxxx ...... Top of stack (grows down)
292 * 0xFFFF_yyyy ...... Malloc area
293 * 0xFFFF_zzzz ...... Global Data
294 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200295 */
296#define CONFIG_SPL_FRAMEWORK
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200297#define CONFIG_SPL_RAM_DEVICE
Marek Vasutea0123c2014-10-16 12:25:40 +0200298#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyenb44d3fe2015-03-30 17:01:03 -0500299#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Marek Vasutffb8e7f2015-07-12 15:23:28 +0200300#ifdef CONFIG_SPL_BUILD
301#define CONFIG_SYS_MALLOC_SIMPLE
302#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200303
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200304#define CONFIG_SPL_LIBCOMMON_SUPPORT
305#define CONFIG_SPL_LIBGENERIC_SUPPORT
306#define CONFIG_SPL_WATCHDOG_SUPPORT
307#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasut1029caf2015-07-10 00:04:23 +0200308#define CONFIG_SPL_MMC_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200309#define CONFIG_SPL_SPI_SUPPORT
Marek Vasut1029caf2015-07-10 00:04:23 +0200310
311/* SPL SDMMC boot support */
312#ifdef CONFIG_SPL_MMC_SUPPORT
313#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
314#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
315#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
316#define CONFIG_SPL_LIBDISK_SUPPORT
317#else
318#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
319#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
320#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
321#endif
322#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200323
Marek Vasutcadf2f92015-07-21 07:50:03 +0200324/* SPL QSPI boot support */
325#ifdef CONFIG_SPL_SPI_SUPPORT
326#define CONFIG_DM_SEQ_ALIAS 1
327#define CONFIG_SPL_SPI_FLASH_SUPPORT
328#define CONFIG_SPL_SPI_LOAD
329#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
330#endif
331
Dinh Nguyen757774a2015-03-30 17:01:12 -0500332/*
333 * Stack setup
334 */
335#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
336
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200337#endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */