blob: f4c557e69e6ef7c47a84dda2c93d0e706b530bfe [file] [log] [blame]
Alex Marginean72f3aa52021-01-27 13:00:00 +02001// SPDX-License-Identifier: GPL-2.0+ OR X11
2/*
3 * NXP LS1028A-QDS device tree fragment for RCW 1xxx
4 *
Vladimir Oltean5041e422021-09-17 14:27:13 +03005 * Copyright 2019-2021 NXP
Alex Marginean72f3aa52021-01-27 13:00:00 +02006 */
7
8/*
9 * This setup is using a SCH-30842 card with AQR112 PHY in slot 1 for ENETC
10 * port 0 USXGMII.
11 */
12&slot1 {
13 #include "fsl-sch-30842.dtsi"
14};
15
Michael Walle2a20ed12021-10-13 18:14:15 +020016&enetc_port0 {
Alex Marginean72f3aa52021-01-27 13:00:00 +020017 status = "okay";
18 phy-mode = "usxgmii";
Michael Walle2da16cd2021-10-13 18:14:05 +020019 phy-handle = <&{/soc/i2c@2000000/fpga@66/mux-mdio@54/mdio@40/phy@02}>;
Alex Marginean72f3aa52021-01-27 13:00:00 +020020};