blob: 3a405d46dd6a12af7b853416c7cf6ee2eead657a [file] [log] [blame]
Andy Fleming71706df2007-04-23 02:54:25 -05001/*
2 * Copyright 2004-2007 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8568mds board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/* High Level Configuration Options */
30#define CONFIG_BOOKE 1 /* BOOKE */
Andy Flemingee0e9172007-08-14 00:14:25 -050031#define CONFIG_E500 1 /* BOOKE e500 family */
Andy Fleming71706df2007-04-23 02:54:25 -050032#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
33#define CONFIG_MPC8568 1 /* MPC8568 specific */
34#define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
35
Haiying Wangf06709f2007-11-14 15:52:06 -050036#define CONFIG_PCI 1 /* Enable PCI/PCIE */
37#define CONFIG_PCI1 1 /* PCI controller */
38#define CONFIG_PCIE1 1 /* PCIE controller */
39#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Kumar Gala93166d22007-12-07 12:17:34 -060040#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050041#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denka1be4762008-05-20 16:00:29 +020042#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Fleming088e82c2007-08-15 20:03:34 -050043#define CONFIG_QE /* Enable QE */
Andy Fleming71706df2007-04-23 02:54:25 -050044#define CONFIG_ENV_OVERWRITE
Kumar Gala92c512a2008-01-16 09:15:29 -060045#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Andy Fleming71706df2007-04-23 02:54:25 -050046
Andy Fleming71706df2007-04-23 02:54:25 -050047#ifndef __ASSEMBLY__
48extern unsigned long get_clock_freq(void);
49#endif /*Replace a call to get_clock_freq (after it is implemented)*/
50#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
51
52/*
53 * These can be toggled for performance analysis, otherwise use default.
54 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020055#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang6b9f1942007-08-23 15:20:54 -040056#define CONFIG_BTB /* toggle branch predition */
Andy Fleming71706df2007-04-23 02:54:25 -050057
58/*
59 * Only possible on E500 Version 2 or newer cores.
60 */
61#define CONFIG_ENABLE_36BIT_PHYS 1
62
63
64#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
65
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
67#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming71706df2007-04-23 02:54:25 -050068
69/*
70 * Base addresses -- Note these are effective addresses where the
71 * actual resources get mapped (not physical addresses)
72 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
74#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
75#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
76#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Andy Fleming71706df2007-04-23 02:54:25 -050077
Jon Loeliger194de262008-03-18 13:51:05 -050078/* DDR Setup */
79#define CONFIG_FSL_DDR2
80#undef CONFIG_FSL_DDR_INTERACTIVE
81#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82#define CONFIG_DDR_SPD
83#define CONFIG_DDR_DLL /* possible DLL fix needed */
Dave Liud3ca1242008-10-28 17:53:38 +080084#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeliger194de262008-03-18 13:51:05 -050085
86#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
87
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming71706df2007-04-23 02:54:25 -050090
Jon Loeliger194de262008-03-18 13:51:05 -050091#define CONFIG_NUM_DDR_CONTROLLERS 1
92#define CONFIG_DIMM_SLOTS_PER_CTLR 1
93#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming71706df2007-04-23 02:54:25 -050094
Jon Loeliger194de262008-03-18 13:51:05 -050095/* I2C addresses of SPD EEPROMs */
96#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
97
98/* Make sure required options are set */
Andy Fleming71706df2007-04-23 02:54:25 -050099#ifndef CONFIG_SPD_EEPROM
100#error ("CONFIG_SPD_EEPROM is required")
101#endif
102
103#undef CONFIG_CLOCKS_IN_MHZ
104
Andy Fleming71706df2007-04-23 02:54:25 -0500105/*
106 * Local Bus Definitions
107 */
108
109/*
110 * FLASH on the Local Bus
111 * Two banks, 8M each, using the CFI driver.
112 * Boot from BR0/OR0 bank at 0xff00_0000
113 * Alternate BR1/OR1 bank at 0xff80_0000
114 *
115 * BR0, BR1:
116 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
117 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
118 * Port Size = 16 bits = BRx[19:20] = 10
119 * Use GPCM = BRx[24:26] = 000
120 * Valid = BRx[31] = 1
121 *
122 * 0 4 8 12 16 20 24 28
123 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
124 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
125 *
126 * OR0, OR1:
127 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
128 * Reserved ORx[17:18] = 11, confusion here?
129 * CSNT = ORx[20] = 1
130 * ACS = half cycle delay = ORx[21:22] = 11
131 * SCY = 6 = ORx[24:27] = 0110
132 * TRLX = use relaxed timing = ORx[29] = 1
133 * EAD = use external address latch delay = OR[31] = 1
134 *
135 * 0 4 8 12 16 20 24 28
136 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming71706df2007-04-23 02:54:25 -0500139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming71706df2007-04-23 02:54:25 -0500141
142/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_BR0_PRELIM 0xfe001001
144#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming71706df2007-04-23 02:54:25 -0500145
146/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_BR1_PRELIM 0xf8000801
148#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming71706df2007-04-23 02:54:25 -0500149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
151#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
152#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
153#undef CONFIG_SYS_FLASH_CHECKSUM
154#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
155#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming71706df2007-04-23 02:54:25 -0500156
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200157#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming71706df2007-04-23 02:54:25 -0500158
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200159#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_FLASH_CFI
161#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming71706df2007-04-23 02:54:25 -0500162
163
164/*
165 * SDRAM on the LocalBus
166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
168#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming71706df2007-04-23 02:54:25 -0500169
170
171/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_BR2_PRELIM 0xf0001861
173#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming71706df2007-04-23 02:54:25 -0500174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
176#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
177#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
178#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming71706df2007-04-23 02:54:25 -0500179
180/*
Andy Fleming71706df2007-04-23 02:54:25 -0500181 * Common settings for all Local Bus SDRAM commands.
182 * At run time, either BSMA1516 (for CPU 1.1)
183 * or BSMA1617 (for CPU 1.0) (old)
184 * is OR'ed in too.
185 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500186#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
187 | LSDMR_PRETOACT7 \
188 | LSDMR_ACTTORW7 \
189 | LSDMR_BL8 \
190 | LSDMR_WRC4 \
191 | LSDMR_CL3 \
192 | LSDMR_RFEN \
Andy Fleming71706df2007-04-23 02:54:25 -0500193 )
194
195/*
196 * The bcsr registers are connected to CS3 on MDS.
197 * The new memory map places bcsr at 0xf8000000.
198 *
199 * For BR3, need:
200 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
201 * port-size = 8-bits = BR[19:20] = 01
202 * no parity checking = BR[21:22] = 00
203 * GPMC for MSEL = BR[24:26] = 000
204 * Valid = BR[31] = 1
205 *
206 * 0 4 8 12 16 20 24 28
207 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
208 *
209 * For OR3, need:
210 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
211 * disable buffer ctrl OR[19] = 0
212 * CSNT OR[20] = 1
213 * ACS OR[21:22] = 11
214 * XACS OR[23] = 1
215 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
216 * SETA OR[28] = 0
217 * TRLX OR[29] = 1
218 * EHTR OR[30] = 1
219 * EAD extra time OR[31] = 1
220 *
221 * 0 4 8 12 16 20 24 28
222 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
223 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming71706df2007-04-23 02:54:25 -0500225
226/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_BR4_PRELIM 0xf8008801
228#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming71706df2007-04-23 02:54:25 -0500229
230/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_BR5_PRELIM 0xf8010801
232#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming71706df2007-04-23 02:54:25 -0500233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_INIT_RAM_LOCK 1
235#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
236#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Andy Fleming71706df2007-04-23 02:54:25 -0500237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
239#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
240#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming71706df2007-04-23 02:54:25 -0500241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
243#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Andy Fleming71706df2007-04-23 02:54:25 -0500244
245/* Serial Port */
246#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_NS16550
248#define CONFIG_SYS_NS16550_SERIAL
249#define CONFIG_SYS_NS16550_REG_SIZE 1
250#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming71706df2007-04-23 02:54:25 -0500251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming71706df2007-04-23 02:54:25 -0500253 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
256#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming71706df2007-04-23 02:54:25 -0500257
258/* Use the HUSH parser*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_HUSH_PARSER
260#ifdef CONFIG_SYS_HUSH_PARSER
261#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Andy Fleming71706df2007-04-23 02:54:25 -0500262#endif
263
264/* pass open firmware flat tree */
Kumar Galaa839a0f2007-11-29 01:06:19 -0600265#define CONFIG_OF_LIBFDT 1
266#define CONFIG_OF_BOARD_SETUP 1
267#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Andy Fleming71706df2007-04-23 02:54:25 -0500268
269/*
270 * I2C
271 */
272#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
273#define CONFIG_HARD_I2C /* I2C with hardware support*/
274#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Haiying Wangc4fc8832007-06-19 14:18:34 -0400275#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
277#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
278#define CONFIG_SYS_I2C_SLAVE 0x7F
279#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
280#define CONFIG_SYS_I2C_OFFSET 0x3000
281#define CONFIG_SYS_I2C2_OFFSET 0x3100
Andy Fleming71706df2007-04-23 02:54:25 -0500282
283/*
284 * General PCI
285 * Memory Addresses are mapped 1-1. I/O is mapped from 0
286 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600287#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600288#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600289#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600291#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600292#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
294#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming71706df2007-04-23 02:54:25 -0500295
Kumar Galaef43b6e2008-12-02 16:08:39 -0600296#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600297#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600298#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600300#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600301#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
303#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming71706df2007-04-23 02:54:25 -0500304
Kumar Galaef43b6e2008-12-02 16:08:39 -0600305#define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600306#define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000
Kumar Galaa011b5e2008-12-02 16:08:38 -0600307#define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000
Andy Fleming71706df2007-04-23 02:54:25 -0500308
Andy Flemingee0e9172007-08-14 00:14:25 -0500309#ifdef CONFIG_QE
310/*
311 * QE UEC ethernet configuration
312 */
313#define CONFIG_UEC_ETH
314#ifndef CONFIG_TSEC_ENET
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500315#define CONFIG_ETHPRIME "UEC0"
Andy Flemingee0e9172007-08-14 00:14:25 -0500316#endif
317#define CONFIG_PHY_MODE_NEED_CHANGE
318#define CONFIG_eTSEC_MDIO_BUS
319
320#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denka1be4762008-05-20 16:00:29 +0200321#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingee0e9172007-08-14 00:14:25 -0500322#endif
323
324#define CONFIG_UEC_ETH1 /* GETH1 */
325
326#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
328#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
329#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
330#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
331#define CONFIG_SYS_UEC1_PHY_ADDR 7
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100332#define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID
333#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingee0e9172007-08-14 00:14:25 -0500334#endif
335
336#define CONFIG_UEC_ETH2 /* GETH2 */
337
338#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
340#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
341#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
342#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
343#define CONFIG_SYS_UEC2_PHY_ADDR 1
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100344#define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID
345#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingee0e9172007-08-14 00:14:25 -0500346#endif
347#endif /* CONFIG_QE */
348
Haiying Wang593ac162007-11-19 10:02:13 -0500349#if defined(CONFIG_PCI)
350
351#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200352#define CONFIG_PCI_PNP /* do pci plug-and-play */
Haiying Wang593ac162007-11-19 10:02:13 -0500353
Andy Fleming71706df2007-04-23 02:54:25 -0500354#undef CONFIG_EEPRO100
355#undef CONFIG_TULIP
356
357#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming71706df2007-04-23 02:54:25 -0500359
360#endif /* CONFIG_PCI */
361
Andy Fleming71706df2007-04-23 02:54:25 -0500362#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200363#define CONFIG_NET_MULTI 1
Andy Fleming71706df2007-04-23 02:54:25 -0500364#endif
365
Andy Flemingee0e9172007-08-14 00:14:25 -0500366#if defined(CONFIG_TSEC_ENET)
367
Andy Fleming71706df2007-04-23 02:54:25 -0500368#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500369#define CONFIG_TSEC1 1
370#define CONFIG_TSEC1_NAME "eTSEC0"
371#define CONFIG_TSEC2 1
372#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming71706df2007-04-23 02:54:25 -0500373
374#define TSEC1_PHY_ADDR 2
375#define TSEC2_PHY_ADDR 3
376
377#define TSEC1_PHYIDX 0
378#define TSEC2_PHYIDX 0
379
Andy Fleming09b88df2007-08-15 20:03:25 -0500380#define TSEC1_FLAGS TSEC_GIGABIT
381#define TSEC2_FLAGS TSEC_GIGABIT
382
Andy Fleming088e82c2007-08-15 20:03:34 -0500383/* Options are: eTSEC[0-1] */
Andy Fleming71706df2007-04-23 02:54:25 -0500384#define CONFIG_ETHPRIME "eTSEC0"
385
386#endif /* CONFIG_TSEC_ENET */
387
388/*
389 * Environment
390 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200391#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200393#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
394#define CONFIG_ENV_SIZE 0x2000
Andy Fleming71706df2007-04-23 02:54:25 -0500395
396#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming71706df2007-04-23 02:54:25 -0500398
Jon Loeligere63319f2007-06-13 13:22:08 -0500399
400/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500401 * BOOTP options
402 */
403#define CONFIG_BOOTP_BOOTFILESIZE
404#define CONFIG_BOOTP_BOOTPATH
405#define CONFIG_BOOTP_GATEWAY
406#define CONFIG_BOOTP_HOSTNAME
407
408
409/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500410 * Command line configuration.
411 */
412#include <config_cmd_default.h>
413
414#define CONFIG_CMD_PING
415#define CONFIG_CMD_I2C
416#define CONFIG_CMD_MII
Kumar Gala260fac32007-12-07 12:04:30 -0600417#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500418#define CONFIG_CMD_IRQ
419#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500420#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500421
Andy Fleming71706df2007-04-23 02:54:25 -0500422#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500423 #define CONFIG_CMD_PCI
Andy Fleming71706df2007-04-23 02:54:25 -0500424#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500425
Andy Fleming71706df2007-04-23 02:54:25 -0500426
427#undef CONFIG_WATCHDOG /* watchdog disabled */
428
429/*
430 * Miscellaneous configurable options
431 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500433#define CONFIG_CMDLINE_EDITING /* Command-line editing */
434#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200435#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
436#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere63319f2007-06-13 13:22:08 -0500437#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Andy Fleming71706df2007-04-23 02:54:25 -0500439#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200440#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Andy Fleming71706df2007-04-23 02:54:25 -0500441#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
443#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
444#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
445#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Andy Fleming71706df2007-04-23 02:54:25 -0500446
447/*
448 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500449 * have to be in the first 16 MB of memory, since this is
Andy Fleming71706df2007-04-23 02:54:25 -0500450 * the maximum mapped by the Linux kernel during initialization.
451 */
Kumar Gala1535d812009-07-15 08:54:50 -0500452#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
Andy Fleming71706df2007-04-23 02:54:25 -0500453
Andy Fleming71706df2007-04-23 02:54:25 -0500454/*
455 * Internal Definitions
456 *
457 * Boot Flags
458 */
459#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
460#define BOOTFLAG_WARM 0x02 /* Software reboot */
461
Jon Loeligere63319f2007-06-13 13:22:08 -0500462#if defined(CONFIG_CMD_KGDB)
Andy Fleming71706df2007-04-23 02:54:25 -0500463#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
464#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
465#endif
466
467/*
468 * Environment Configuration
469 */
470
471/* The mac addresses for all ethernet interface */
Andy Flemingee0e9172007-08-14 00:14:25 -0500472#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
473#define CONFIG_HAS_ETH0
Andy Fleming71706df2007-04-23 02:54:25 -0500474#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
475#define CONFIG_HAS_ETH1
476#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
477#define CONFIG_HAS_ETH2
478#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Andy Flemingee0e9172007-08-14 00:14:25 -0500479#define CONFIG_HAS_ETH3
480#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
Andy Fleming71706df2007-04-23 02:54:25 -0500481#endif
482
483#define CONFIG_IPADDR 192.168.1.253
484
485#define CONFIG_HOSTNAME unknown
486#define CONFIG_ROOTPATH /nfsroot
487#define CONFIG_BOOTFILE your.uImage
488
489#define CONFIG_SERVERIP 192.168.1.1
490#define CONFIG_GATEWAYIP 192.168.1.1
491#define CONFIG_NETMASK 255.255.255.0
492
493#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
494
495#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
496#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
497
498#define CONFIG_BAUDRATE 115200
499
500#define CONFIG_EXTRA_ENV_SETTINGS \
501 "netdev=eth0\0" \
502 "consoledev=ttyS0\0" \
503 "ramdiskaddr=600000\0" \
504 "ramdiskfile=your.ramdisk.u-boot\0" \
505 "fdtaddr=400000\0" \
506 "fdtfile=your.fdt.dtb\0" \
507 "nfsargs=setenv bootargs root=/dev/nfs rw " \
508 "nfsroot=$serverip:$rootpath " \
509 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
510 "console=$consoledev,$baudrate $othbootargs\0" \
511 "ramargs=setenv bootargs root=/dev/ram rw " \
512 "console=$consoledev,$baudrate $othbootargs\0" \
513
514
515#define CONFIG_NFSBOOTCOMMAND \
516 "run nfsargs;" \
517 "tftp $loadaddr $bootfile;" \
518 "tftp $fdtaddr $fdtfile;" \
519 "bootm $loadaddr - $fdtaddr"
520
521
522#define CONFIG_RAMBOOTCOMMAND \
523 "run ramargs;" \
524 "tftp $ramdiskaddr $ramdiskfile;" \
525 "tftp $loadaddr $bootfile;" \
526 "bootm $loadaddr $ramdiskaddr"
527
528#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
529
530#endif /* __CONFIG_H */