Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 2 | /* |
Kumar Gala | 6a6d948 | 2009-07-28 21:49:52 -0500 | [diff] [blame] | 3 | * Copyright (C) Freescale Semiconductor, Inc. 2006. |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 4 | * Author: Jason Jin<Jason.jin@freescale.com> |
| 5 | * Zhang Wei<wei.zhang@freescale.com> |
| 6 | * |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 7 | * with the reference on libata and ahci drvier in kernel |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 8 | * |
| 9 | * This driver provides a SCSI interface to SATA. |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 10 | */ |
| 11 | #include <common.h> |
Simon Glass | 655306c | 2020-05-10 11:39:58 -0600 | [diff] [blame] | 12 | #include <blk.h> |
Simon Glass | 6333448 | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 13 | #include <cpu_func.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 14 | #include <log.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 15 | #include <linux/bitops.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 16 | #include <linux/delay.h> |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 17 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 18 | #include <command.h> |
Simon Glass | 6f9135b | 2015-11-29 13:18:06 -0700 | [diff] [blame] | 19 | #include <dm.h> |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 20 | #include <pci.h> |
| 21 | #include <asm/processor.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 22 | #include <linux/errno.h> |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 23 | #include <asm/io.h> |
| 24 | #include <malloc.h> |
Simon Glass | 2dd337a | 2015-09-02 17:24:58 -0600 | [diff] [blame] | 25 | #include <memalign.h> |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 26 | #include <pci.h> |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 27 | #include <scsi.h> |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 28 | #include <libata.h> |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 29 | #include <linux/ctype.h> |
| 30 | #include <ahci.h> |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 31 | #include <dm/device-internal.h> |
| 32 | #include <dm/lists.h> |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 33 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 34 | static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port); |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 35 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 36 | #define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0) |
| 37 | |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 38 | /* |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 39 | * Some controllers limit number of blocks they can read/write at once. |
| 40 | * Contemporary SSD devices work much faster if the read/write size is aligned |
| 41 | * to a power of 2. Let's set default to 128 and allowing to be overwritten if |
| 42 | * needed. |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 43 | */ |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 44 | #ifndef MAX_SATA_BLOCKS_READ_WRITE |
| 45 | #define MAX_SATA_BLOCKS_READ_WRITE 0x80 |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 46 | #endif |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 47 | |
Walter Murphy | efd49b4 | 2012-10-29 05:24:00 +0000 | [diff] [blame] | 48 | /* Maximum timeouts for each event */ |
Rob Herring | 249b937 | 2013-08-24 10:10:53 -0500 | [diff] [blame] | 49 | #define WAIT_MS_SPINUP 20000 |
Mark Langsdorf | 2cc6e1b | 2015-06-05 00:58:46 +0100 | [diff] [blame] | 50 | #define WAIT_MS_DATAIO 10000 |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 51 | #define WAIT_MS_FLUSH 5000 |
Ian Campbell | 368989b | 2014-07-18 20:38:39 +0100 | [diff] [blame] | 52 | #define WAIT_MS_LINKUP 200 |
Walter Murphy | efd49b4 | 2012-10-29 05:24:00 +0000 | [diff] [blame] | 53 | |
Roman Kapl | da326dd | 2019-10-14 11:21:09 +0200 | [diff] [blame] | 54 | #define AHCI_CAP_S64A BIT(31) |
| 55 | |
Stefan Roese | d99a30e | 2016-08-31 10:02:15 +0200 | [diff] [blame] | 56 | __weak void __iomem *ahci_port_base(void __iomem *base, u32 port) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 57 | { |
| 58 | return base + 0x100 + (port * 0x80); |
| 59 | } |
| 60 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 61 | #define msleep(a) udelay(a * 1000) |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 62 | |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 63 | static void ahci_dcache_flush_range(unsigned long begin, unsigned long len) |
Taylor Hutt | 33e4c2f | 2012-10-29 05:23:59 +0000 | [diff] [blame] | 64 | { |
| 65 | const unsigned long start = begin; |
| 66 | const unsigned long end = start + len; |
| 67 | |
| 68 | debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end); |
| 69 | flush_dcache_range(start, end); |
| 70 | } |
| 71 | |
| 72 | /* |
| 73 | * SATA controller DMAs to physical RAM. Ensure data from the |
| 74 | * controller is invalidated from dcache; next access comes from |
| 75 | * physical RAM. |
| 76 | */ |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 77 | static void ahci_dcache_invalidate_range(unsigned long begin, unsigned long len) |
Taylor Hutt | 33e4c2f | 2012-10-29 05:23:59 +0000 | [diff] [blame] | 78 | { |
| 79 | const unsigned long start = begin; |
| 80 | const unsigned long end = start + len; |
| 81 | |
| 82 | debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end); |
| 83 | invalidate_dcache_range(start, end); |
| 84 | } |
| 85 | |
| 86 | /* |
| 87 | * Ensure data for SATA controller is flushed out of dcache and |
| 88 | * written to physical memory. |
| 89 | */ |
| 90 | static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp) |
| 91 | { |
| 92 | ahci_dcache_flush_range((unsigned long)pp->cmd_slot, |
| 93 | AHCI_PORT_PRIV_DMA_SZ); |
| 94 | } |
| 95 | |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 96 | static int waiting_for_cmd_completed(void __iomem *offset, |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 97 | int timeout_msec, |
| 98 | u32 sign) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 99 | { |
| 100 | int i; |
| 101 | u32 status; |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 102 | |
| 103 | for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 104 | msleep(1); |
| 105 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 106 | return (i < timeout_msec) ? 0 : -1; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 107 | } |
| 108 | |
Marek Behún | 2eba192 | 2021-05-20 13:24:21 +0200 | [diff] [blame] | 109 | int __weak ahci_link_up(struct ahci_uc_priv *uc_priv, int port) |
Rob Herring | aaec098 | 2013-08-24 10:10:51 -0500 | [diff] [blame] | 110 | { |
| 111 | u32 tmp; |
| 112 | int j = 0; |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 113 | void __iomem *port_mmio = uc_priv->port[port].port_mmio; |
Rob Herring | aaec098 | 2013-08-24 10:10:51 -0500 | [diff] [blame] | 114 | |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 115 | /* |
Rob Herring | aaec098 | 2013-08-24 10:10:51 -0500 | [diff] [blame] | 116 | * Bring up SATA link. |
| 117 | * SATA link bringup time is usually less than 1 ms; only very |
| 118 | * rarely has it taken between 1-2 ms. Never seen it above 2 ms. |
| 119 | */ |
| 120 | while (j < WAIT_MS_LINKUP) { |
| 121 | tmp = readl(port_mmio + PORT_SCR_STAT); |
| 122 | tmp &= PORT_SCR_STAT_DET_MASK; |
| 123 | if (tmp == PORT_SCR_STAT_DET_PHYRDY) |
| 124 | return 0; |
| 125 | udelay(1000); |
| 126 | j++; |
| 127 | } |
| 128 | return 1; |
| 129 | } |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 130 | |
Ian Campbell | a2ebf92 | 2014-07-18 20:38:41 +0100 | [diff] [blame] | 131 | #ifdef CONFIG_SUNXI_AHCI |
| 132 | /* The sunxi AHCI controller requires this undocumented setup */ |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 133 | static void sunxi_dma_init(void __iomem *port_mmio) |
Ian Campbell | a2ebf92 | 2014-07-18 20:38:41 +0100 | [diff] [blame] | 134 | { |
| 135 | clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400); |
| 136 | } |
| 137 | #endif |
| 138 | |
Scott Wood | 16519a3 | 2015-04-17 09:19:01 -0500 | [diff] [blame] | 139 | int ahci_reset(void __iomem *base) |
Dmitry Lifshitz | cff59a7 | 2014-12-15 16:02:55 +0200 | [diff] [blame] | 140 | { |
| 141 | int i = 1000; |
Scott Wood | 16519a3 | 2015-04-17 09:19:01 -0500 | [diff] [blame] | 142 | u32 __iomem *host_ctl_reg = base + HOST_CTL; |
Dmitry Lifshitz | cff59a7 | 2014-12-15 16:02:55 +0200 | [diff] [blame] | 143 | u32 tmp = readl(host_ctl_reg); /* global controller reset */ |
| 144 | |
| 145 | if ((tmp & HOST_RESET) == 0) |
| 146 | writel_with_flush(tmp | HOST_RESET, host_ctl_reg); |
| 147 | |
| 148 | /* |
| 149 | * reset must complete within 1 second, or |
| 150 | * the hardware should be considered fried. |
| 151 | */ |
| 152 | do { |
| 153 | udelay(1000); |
| 154 | tmp = readl(host_ctl_reg); |
| 155 | i--; |
| 156 | } while ((i > 0) && (tmp & HOST_RESET)); |
| 157 | |
| 158 | if (i == 0) { |
| 159 | printf("controller reset failed (0x%x)\n", tmp); |
| 160 | return -1; |
| 161 | } |
| 162 | |
| 163 | return 0; |
| 164 | } |
| 165 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 166 | static int ahci_host_init(struct ahci_uc_priv *uc_priv) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 167 | { |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 168 | void __iomem *mmio = uc_priv->mmio_base; |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 169 | u32 tmp, cap_save, cmd; |
Rob Herring | aaec098 | 2013-08-24 10:10:51 -0500 | [diff] [blame] | 170 | int i, j, ret; |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 171 | void __iomem *port_mmio; |
Richard Gibbs | 8bc0ab7 | 2013-08-24 10:10:47 -0500 | [diff] [blame] | 172 | u32 port_map; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 173 | |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 174 | debug("ahci_host_init: start\n"); |
| 175 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 176 | cap_save = readl(mmio + HOST_CAP); |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 177 | cap_save &= ((1 << 28) | (1 << 17)); |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 178 | cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 179 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 180 | ret = ahci_reset(uc_priv->mmio_base); |
Dmitry Lifshitz | cff59a7 | 2014-12-15 16:02:55 +0200 | [diff] [blame] | 181 | if (ret) |
| 182 | return ret; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 183 | |
| 184 | writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL); |
| 185 | writel(cap_save, mmio + HOST_CAP); |
| 186 | writel_with_flush(0xf, mmio + HOST_PORTS_IMPL); |
| 187 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 188 | uc_priv->cap = readl(mmio + HOST_CAP); |
| 189 | uc_priv->port_map = readl(mmio + HOST_PORTS_IMPL); |
| 190 | port_map = uc_priv->port_map; |
| 191 | uc_priv->n_ports = (uc_priv->cap & 0x1f) + 1; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 192 | |
| 193 | debug("cap 0x%x port_map 0x%x n_ports %d\n", |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 194 | uc_priv->cap, uc_priv->port_map, uc_priv->n_ports); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 195 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 196 | for (i = 0; i < uc_priv->n_ports; i++) { |
Richard Gibbs | 8bc0ab7 | 2013-08-24 10:10:47 -0500 | [diff] [blame] | 197 | if (!(port_map & (1 << i))) |
| 198 | continue; |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 199 | uc_priv->port[i].port_mmio = ahci_port_base(mmio, i); |
| 200 | port_mmio = (u8 *)uc_priv->port[i].port_mmio; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 201 | |
| 202 | /* make sure port is not active */ |
| 203 | tmp = readl(port_mmio + PORT_CMD); |
| 204 | if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON | |
| 205 | PORT_CMD_FIS_RX | PORT_CMD_START)) { |
Stefan Reinauer | 7ee0e437 | 2012-10-29 05:23:50 +0000 | [diff] [blame] | 206 | debug("Port %d is active. Deactivating.\n", i); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 207 | tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON | |
| 208 | PORT_CMD_FIS_RX | PORT_CMD_START); |
| 209 | writel_with_flush(tmp, port_mmio + PORT_CMD); |
| 210 | |
| 211 | /* spec says 500 msecs for each bit, so |
| 212 | * this is slightly incorrect. |
| 213 | */ |
| 214 | msleep(500); |
| 215 | } |
| 216 | |
Ian Campbell | a2ebf92 | 2014-07-18 20:38:41 +0100 | [diff] [blame] | 217 | #ifdef CONFIG_SUNXI_AHCI |
| 218 | sunxi_dma_init(port_mmio); |
| 219 | #endif |
| 220 | |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 221 | /* Add the spinup command to whatever mode bits may |
| 222 | * already be on in the command register. |
| 223 | */ |
| 224 | cmd = readl(port_mmio + PORT_CMD); |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 225 | cmd |= PORT_CMD_SPIN_UP; |
| 226 | writel_with_flush(cmd, port_mmio + PORT_CMD); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 227 | |
Rob Herring | aaec098 | 2013-08-24 10:10:51 -0500 | [diff] [blame] | 228 | /* Bring up SATA link. */ |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 229 | ret = ahci_link_up(uc_priv, i); |
Rob Herring | aaec098 | 2013-08-24 10:10:51 -0500 | [diff] [blame] | 230 | if (ret) { |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 231 | printf("SATA link %d timeout.\n", i); |
| 232 | continue; |
| 233 | } else { |
| 234 | debug("SATA link ok.\n"); |
| 235 | } |
| 236 | |
| 237 | /* Clear error status */ |
| 238 | tmp = readl(port_mmio + PORT_SCR_ERR); |
| 239 | if (tmp) |
| 240 | writel(tmp, port_mmio + PORT_SCR_ERR); |
| 241 | |
| 242 | debug("Spinning up device on SATA port %d... ", i); |
| 243 | |
| 244 | j = 0; |
| 245 | while (j < WAIT_MS_SPINUP) { |
| 246 | tmp = readl(port_mmio + PORT_TFDATA); |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 247 | if (!(tmp & (ATA_BUSY | ATA_DRQ))) |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 248 | break; |
| 249 | udelay(1000); |
Rob Herring | c469854 | 2013-08-24 10:10:52 -0500 | [diff] [blame] | 250 | tmp = readl(port_mmio + PORT_SCR_STAT); |
| 251 | tmp &= PORT_SCR_STAT_DET_MASK; |
| 252 | if (tmp == PORT_SCR_STAT_DET_PHYRDY) |
| 253 | break; |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 254 | j++; |
| 255 | } |
Rob Herring | c469854 | 2013-08-24 10:10:52 -0500 | [diff] [blame] | 256 | |
| 257 | tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK; |
| 258 | if (tmp == PORT_SCR_STAT_DET_COMINIT) { |
| 259 | debug("SATA link %d down (COMINIT received), retrying...\n", i); |
| 260 | i--; |
| 261 | continue; |
| 262 | } |
| 263 | |
Marc Jones | bbb5784 | 2012-10-29 05:24:01 +0000 | [diff] [blame] | 264 | printf("Target spinup took %d ms.\n", j); |
| 265 | if (j == WAIT_MS_SPINUP) |
Stefan Reinauer | a63341c | 2012-10-29 05:23:49 +0000 | [diff] [blame] | 266 | debug("timeout.\n"); |
| 267 | else |
| 268 | debug("ok.\n"); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 269 | |
| 270 | tmp = readl(port_mmio + PORT_SCR_ERR); |
| 271 | debug("PORT_SCR_ERR 0x%x\n", tmp); |
| 272 | writel(tmp, port_mmio + PORT_SCR_ERR); |
| 273 | |
| 274 | /* ack any pending irq events for this port */ |
| 275 | tmp = readl(port_mmio + PORT_IRQ_STAT); |
| 276 | debug("PORT_IRQ_STAT 0x%x\n", tmp); |
| 277 | if (tmp) |
| 278 | writel(tmp, port_mmio + PORT_IRQ_STAT); |
| 279 | |
| 280 | writel(1 << i, mmio + HOST_IRQ_STAT); |
| 281 | |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 282 | /* register linkup ports */ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 283 | tmp = readl(port_mmio + PORT_SCR_STAT); |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 284 | debug("SATA port %d status: 0x%x\n", i, tmp); |
Rob Herring | 723a281 | 2013-08-24 10:10:50 -0500 | [diff] [blame] | 285 | if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY) |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 286 | uc_priv->link_port_map |= (0x01 << i); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | tmp = readl(mmio + HOST_CTL); |
| 290 | debug("HOST_CTL 0x%x\n", tmp); |
| 291 | writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); |
| 292 | tmp = readl(mmio + HOST_CTL); |
| 293 | debug("HOST_CTL 0x%x\n", tmp); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 294 | return 0; |
| 295 | } |
| 296 | |
| 297 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 298 | static void ahci_print_info(struct ahci_uc_priv *uc_priv) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 299 | { |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 300 | void __iomem *mmio = uc_priv->mmio_base; |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 301 | u32 vers, cap, cap2, impl, speed; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 302 | const char *speed_s; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 303 | const char *scc_s; |
| 304 | |
| 305 | vers = readl(mmio + HOST_VERSION); |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 306 | cap = uc_priv->cap; |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 307 | cap2 = readl(mmio + HOST_CAP2); |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 308 | impl = uc_priv->port_map; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 309 | |
| 310 | speed = (cap >> 20) & 0xf; |
| 311 | if (speed == 1) |
| 312 | speed_s = "1.5"; |
| 313 | else if (speed == 2) |
| 314 | speed_s = "3"; |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 315 | else if (speed == 3) |
| 316 | speed_s = "6"; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 317 | else |
| 318 | speed_s = "?"; |
| 319 | |
Rob Herring | c2829ff | 2011-07-06 16:13:36 +0000 | [diff] [blame] | 320 | scc_s = "SATA"; |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 321 | printf("AHCI %02x%02x.%02x%02x " |
| 322 | "%u slots %u ports %s Gbps 0x%x impl %s mode\n", |
| 323 | (vers >> 24) & 0xff, |
| 324 | (vers >> 16) & 0xff, |
| 325 | (vers >> 8) & 0xff, |
| 326 | vers & 0xff, |
| 327 | ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 328 | |
| 329 | printf("flags: " |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 330 | "%s%s%s%s%s%s%s" |
| 331 | "%s%s%s%s%s%s%s" |
| 332 | "%s%s%s%s%s%s\n", |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 333 | cap & (1 << 31) ? "64bit " : "", |
| 334 | cap & (1 << 30) ? "ncq " : "", |
| 335 | cap & (1 << 28) ? "ilck " : "", |
| 336 | cap & (1 << 27) ? "stag " : "", |
| 337 | cap & (1 << 26) ? "pm " : "", |
| 338 | cap & (1 << 25) ? "led " : "", |
| 339 | cap & (1 << 24) ? "clo " : "", |
| 340 | cap & (1 << 19) ? "nz " : "", |
| 341 | cap & (1 << 18) ? "only " : "", |
| 342 | cap & (1 << 17) ? "pmp " : "", |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 343 | cap & (1 << 16) ? "fbss " : "", |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 344 | cap & (1 << 15) ? "pio " : "", |
| 345 | cap & (1 << 14) ? "slum " : "", |
Stefan Reinauer | 48791f1 | 2012-10-29 05:23:51 +0000 | [diff] [blame] | 346 | cap & (1 << 13) ? "part " : "", |
| 347 | cap & (1 << 7) ? "ccc " : "", |
| 348 | cap & (1 << 6) ? "ems " : "", |
| 349 | cap & (1 << 5) ? "sxs " : "", |
| 350 | cap2 & (1 << 2) ? "apst " : "", |
| 351 | cap2 & (1 << 1) ? "nvmp " : "", |
| 352 | cap2 & (1 << 0) ? "boh " : ""); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 353 | } |
| 354 | |
Simon Glass | cf01b5b | 2017-06-14 21:28:38 -0600 | [diff] [blame] | 355 | static int ahci_init_one(struct ahci_uc_priv *uc_priv, struct udevice *dev) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 356 | { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 357 | int rc; |
| 358 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 359 | uc_priv->dev = dev; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 360 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 361 | uc_priv->host_flags = ATA_FLAG_SATA |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 362 | | ATA_FLAG_NO_LEGACY |
| 363 | | ATA_FLAG_MMIO |
| 364 | | ATA_FLAG_PIO_DMA |
| 365 | | ATA_FLAG_NO_ATAPI; |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 366 | uc_priv->pio_mask = 0x1f; |
| 367 | uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 368 | |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 369 | struct scsi_plat *plat = dev_get_uclass_plat(dev); |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 370 | uc_priv->mmio_base = (void *)plat->base; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 371 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 372 | debug("ahci mmio_base=0x%p\n", uc_priv->mmio_base); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 373 | /* initialize adapter */ |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 374 | rc = ahci_host_init(uc_priv); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 375 | if (rc) |
| 376 | goto err_out; |
| 377 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 378 | ahci_print_info(uc_priv); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 379 | |
| 380 | return 0; |
| 381 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 382 | err_out: |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 383 | return rc; |
| 384 | } |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 385 | |
| 386 | #define MAX_DATA_BYTE_COUNT (4*1024*1024) |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 387 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 388 | static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port, |
| 389 | unsigned char *buf, int buf_len) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 390 | { |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 391 | struct ahci_ioports *pp = &(uc_priv->port[port]); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 392 | struct ahci_sg *ahci_sg = pp->cmd_tbl_sg; |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 393 | phys_addr_t pa = virt_to_phys(buf); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 394 | u32 sg_count; |
| 395 | int i; |
| 396 | |
| 397 | sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1; |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 398 | if (sg_count > AHCI_MAX_SG) { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 399 | printf("Error:Too much sg!\n"); |
| 400 | return -1; |
| 401 | } |
| 402 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 403 | for (i = 0; i < sg_count; i++) { |
Roman Kapl | da326dd | 2019-10-14 11:21:09 +0200 | [diff] [blame] | 404 | ahci_sg->addr = cpu_to_le32(lower_32_bits(pa)); |
| 405 | ahci_sg->addr_hi = cpu_to_le32(upper_32_bits(pa)); |
| 406 | if (ahci_sg->addr_hi && !(uc_priv->cap & AHCI_CAP_S64A)) { |
| 407 | printf("Error: DMA address too high\n"); |
| 408 | return -1; |
| 409 | } |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 410 | ahci_sg->flags_size = cpu_to_le32(0x3fffff & |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 411 | (buf_len < MAX_DATA_BYTE_COUNT ? |
| 412 | (buf_len - 1) : |
| 413 | (MAX_DATA_BYTE_COUNT - 1))); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 414 | ahci_sg++; |
| 415 | buf_len -= MAX_DATA_BYTE_COUNT; |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 416 | pa += MAX_DATA_BYTE_COUNT; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 417 | } |
| 418 | |
| 419 | return sg_count; |
| 420 | } |
| 421 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 422 | static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts) |
| 423 | { |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 424 | phys_addr_t pa = virt_to_phys((void *)pp->cmd_tbl); |
| 425 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 426 | pp->cmd_slot->opts = cpu_to_le32(opts); |
| 427 | pp->cmd_slot->status = 0; |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 428 | pp->cmd_slot->tbl_addr = cpu_to_le32(lower_32_bits(pa)); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 429 | #ifdef CONFIG_PHYS_64BIT |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 430 | pp->cmd_slot->tbl_addr_hi = cpu_to_le32(upper_32_bits(pa)); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 431 | #endif |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 432 | } |
| 433 | |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 434 | static int wait_spinup(void __iomem *port_mmio) |
Bin Meng | b138e91 | 2014-12-31 17:18:39 +0800 | [diff] [blame] | 435 | { |
| 436 | ulong start; |
| 437 | u32 tf_data; |
| 438 | |
| 439 | start = get_timer(0); |
| 440 | do { |
| 441 | tf_data = readl(port_mmio + PORT_TFDATA); |
| 442 | if (!(tf_data & ATA_BUSY)) |
| 443 | return 0; |
| 444 | } while (get_timer(start) < WAIT_MS_SPINUP); |
| 445 | |
| 446 | return -ETIMEDOUT; |
| 447 | } |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 448 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 449 | static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 450 | { |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 451 | struct ahci_ioports *pp = &(uc_priv->port[port]); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 452 | void __iomem *port_mmio = pp->port_mmio; |
Oleksandr Rybalko | 5b99a60 | 2019-08-22 12:26:56 +0200 | [diff] [blame] | 453 | u64 dma_addr; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 454 | u32 port_status; |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 455 | void __iomem *mem; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 456 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 457 | debug("Enter start port: %d\n", port); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 458 | port_status = readl(port_mmio + PORT_SCR_STAT); |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 459 | debug("Port %d status: %x\n", port, port_status); |
| 460 | if ((port_status & 0xf) != 0x03) { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 461 | printf("No Link on this port!\n"); |
| 462 | return -1; |
| 463 | } |
| 464 | |
Christian Gmeiner | 66aca96 | 2019-05-06 15:18:54 +0200 | [diff] [blame] | 465 | mem = memalign(2048, AHCI_PORT_PRIV_DMA_SZ); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 466 | if (!mem) { |
| 467 | free(pp); |
Roger Quadros | 7b6cb61 | 2013-11-11 16:56:37 +0200 | [diff] [blame] | 468 | printf("%s: No mem for table!\n", __func__); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 469 | return -ENOMEM; |
| 470 | } |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 471 | memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 472 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 473 | /* |
| 474 | * First item in chunk of DMA memory: 32-slot command table, |
| 475 | * 32 bytes each in size |
| 476 | */ |
Taylor Hutt | 3455f53 | 2012-10-29 05:23:58 +0000 | [diff] [blame] | 477 | pp->cmd_slot = |
| 478 | (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 479 | debug("cmd_slot = %p\n", pp->cmd_slot); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 480 | mem += (AHCI_CMD_SLOT_SZ + 224); |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 481 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 482 | /* |
| 483 | * Second item: Received-FIS area |
| 484 | */ |
Taylor Hutt | 3455f53 | 2012-10-29 05:23:58 +0000 | [diff] [blame] | 485 | pp->rx_fis = virt_to_phys((void *)mem); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 486 | mem += AHCI_RX_FIS_SZ; |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 487 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 488 | /* |
| 489 | * Third item: data area for storing a single command |
| 490 | * and its scatter-gather table |
| 491 | */ |
Taylor Hutt | 3455f53 | 2012-10-29 05:23:58 +0000 | [diff] [blame] | 492 | pp->cmd_tbl = virt_to_phys((void *)mem); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 493 | debug("cmd_tbl_dma = %lx\n", pp->cmd_tbl); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 494 | |
| 495 | mem += AHCI_CMD_TBL_HDR; |
Taylor Hutt | 3455f53 | 2012-10-29 05:23:58 +0000 | [diff] [blame] | 496 | pp->cmd_tbl_sg = |
| 497 | (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 498 | |
Oleksandr Rybalko | 5b99a60 | 2019-08-22 12:26:56 +0200 | [diff] [blame] | 499 | dma_addr = (ulong)pp->cmd_slot; |
| 500 | writel_with_flush(dma_addr, port_mmio + PORT_LST_ADDR); |
| 501 | writel_with_flush(dma_addr >> 32, port_mmio + PORT_LST_ADDR_HI); |
| 502 | dma_addr = (ulong)pp->rx_fis; |
| 503 | writel_with_flush(dma_addr, port_mmio + PORT_FIS_ADDR); |
| 504 | writel_with_flush(dma_addr >> 32, port_mmio + PORT_FIS_ADDR_HI); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 505 | |
Ian Campbell | a2ebf92 | 2014-07-18 20:38:41 +0100 | [diff] [blame] | 506 | #ifdef CONFIG_SUNXI_AHCI |
| 507 | sunxi_dma_init(port_mmio); |
| 508 | #endif |
| 509 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 510 | writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 511 | PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP | |
| 512 | PORT_CMD_START, port_mmio + PORT_CMD); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 513 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 514 | debug("Exit start port %d\n", port); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 515 | |
Bin Meng | b138e91 | 2014-12-31 17:18:39 +0800 | [diff] [blame] | 516 | /* |
| 517 | * Make sure interface is not busy based on error and status |
| 518 | * information from task file data register before proceeding |
| 519 | */ |
| 520 | return wait_spinup(port_mmio); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 524 | static int ahci_device_data_io(struct ahci_uc_priv *uc_priv, u8 port, u8 *fis, |
| 525 | int fis_len, u8 *buf, int buf_len, u8 is_write) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 526 | { |
| 527 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 528 | struct ahci_ioports *pp = &(uc_priv->port[port]); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 529 | void __iomem *port_mmio = pp->port_mmio; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 530 | u32 opts; |
| 531 | u32 port_status; |
| 532 | int sg_count; |
| 533 | |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 534 | debug("Enter %s: for port %d\n", __func__, port); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 535 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 536 | if (port > uc_priv->n_ports) { |
Taylor Hutt | 1b1d42e | 2012-10-29 05:23:56 +0000 | [diff] [blame] | 537 | printf("Invalid port number %d\n", port); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 538 | return -1; |
| 539 | } |
| 540 | |
| 541 | port_status = readl(port_mmio + PORT_SCR_STAT); |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 542 | if ((port_status & 0xf) != 0x03) { |
| 543 | debug("No Link on port %d!\n", port); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 544 | return -1; |
| 545 | } |
| 546 | |
| 547 | memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len); |
| 548 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 549 | sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len); |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 550 | opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 551 | ahci_fill_cmd_slot(pp, opts); |
| 552 | |
Taylor Hutt | 33e4c2f | 2012-10-29 05:23:59 +0000 | [diff] [blame] | 553 | ahci_dcache_flush_sata_cmd(pp); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 554 | ahci_dcache_flush_range((unsigned long)buf, (unsigned long)buf_len); |
Taylor Hutt | 33e4c2f | 2012-10-29 05:23:59 +0000 | [diff] [blame] | 555 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 556 | writel_with_flush(1, port_mmio + PORT_CMD_ISSUE); |
| 557 | |
Walter Murphy | efd49b4 | 2012-10-29 05:24:00 +0000 | [diff] [blame] | 558 | if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, |
| 559 | WAIT_MS_DATAIO, 0x1)) { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 560 | printf("timeout exit!\n"); |
| 561 | return -1; |
| 562 | } |
Taylor Hutt | 33e4c2f | 2012-10-29 05:23:59 +0000 | [diff] [blame] | 563 | |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 564 | ahci_dcache_invalidate_range((unsigned long)buf, |
| 565 | (unsigned long)buf_len); |
Stefan Roese | 5b2de1c | 2021-04-07 09:12:35 +0200 | [diff] [blame] | 566 | debug("%s: %d byte transferred.\n", __func__, |
| 567 | le32_to_cpu(pp->cmd_slot->status)); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 568 | |
| 569 | return 0; |
| 570 | } |
| 571 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 572 | static char *ata_id_strcpy(u16 *target, u16 *src, int len) |
| 573 | { |
| 574 | int i; |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 575 | for (i = 0; i < len / 2; i++) |
Rob Herring | 33601839 | 2011-06-01 09:10:26 +0000 | [diff] [blame] | 576 | target[i] = swab16(src[i]); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 577 | return (char *)target; |
| 578 | } |
| 579 | |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 580 | /* |
| 581 | * SCSI INQUIRY command operation. |
| 582 | */ |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 583 | static int ata_scsiop_inquiry(struct ahci_uc_priv *uc_priv, |
| 584 | struct scsi_cmd *pccb) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 585 | { |
Rob Herring | 9855a23 | 2013-08-24 10:10:48 -0500 | [diff] [blame] | 586 | static const u8 hdr[] = { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 587 | 0, |
| 588 | 0, |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 589 | 0x5, /* claim SPC-3 version compatibility */ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 590 | 2, |
| 591 | 95 - 4, |
| 592 | }; |
| 593 | u8 fis[20]; |
Roger Quadros | da3976e | 2014-04-01 17:26:40 +0300 | [diff] [blame] | 594 | u16 *idbuf; |
Roger Quadros | ff56ee1 | 2013-11-11 16:56:38 +0200 | [diff] [blame] | 595 | ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 596 | u8 port; |
| 597 | |
| 598 | /* Clean ccb data buffer */ |
| 599 | memset(pccb->pdata, 0, pccb->datalen); |
| 600 | |
| 601 | memcpy(pccb->pdata, hdr, sizeof(hdr)); |
| 602 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 603 | if (pccb->datalen <= 35) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 604 | return 0; |
| 605 | |
Taylor Hutt | 54d0f55 | 2012-10-29 05:23:55 +0000 | [diff] [blame] | 606 | memset(fis, 0, sizeof(fis)); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 607 | /* Construct the FIS */ |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 608 | fis[0] = 0x27; /* Host to device FIS. */ |
| 609 | fis[1] = 1 << 7; /* Command FIS. */ |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 610 | fis[2] = ATA_CMD_ID_ATA; /* Command byte. */ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 611 | |
| 612 | /* Read id from sata */ |
| 613 | port = pccb->target; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 614 | |
Simon Glass | 6268e7c | 2023-01-17 10:47:53 -0700 | [diff] [blame] | 615 | /* If this port number is not valid, give up */ |
| 616 | if (!(uc_priv->port_map & (1 << port))) { |
| 617 | debug("Port %x not valid in map %x\n", port, uc_priv->port_map); |
| 618 | return -ENODEV; |
| 619 | } |
| 620 | |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 621 | if (ahci_device_data_io(uc_priv, port, (u8 *)&fis, sizeof(fis), |
| 622 | (u8 *)tmpid, ATA_ID_WORDS * 2, 0)) { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 623 | debug("scsi_ahci: SCSI inquiry command failure.\n"); |
| 624 | return -EIO; |
| 625 | } |
| 626 | |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 627 | if (!uc_priv->ataid[port]) { |
| 628 | uc_priv->ataid[port] = malloc(ATA_ID_WORDS * 2); |
| 629 | if (!uc_priv->ataid[port]) { |
Roger Quadros | da3976e | 2014-04-01 17:26:40 +0300 | [diff] [blame] | 630 | printf("%s: No memory for ataid[port]\n", __func__); |
| 631 | return -ENOMEM; |
| 632 | } |
| 633 | } |
| 634 | |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 635 | idbuf = uc_priv->ataid[port]; |
Roger Quadros | da3976e | 2014-04-01 17:26:40 +0300 | [diff] [blame] | 636 | |
| 637 | memcpy(idbuf, tmpid, ATA_ID_WORDS * 2); |
| 638 | ata_swap_buf_le16(idbuf, ATA_ID_WORDS); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 639 | |
| 640 | memcpy(&pccb->pdata[8], "ATA ", 8); |
Roger Quadros | da3976e | 2014-04-01 17:26:40 +0300 | [diff] [blame] | 641 | ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16); |
| 642 | ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 643 | |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 644 | #ifdef DEBUG |
Roger Quadros | da3976e | 2014-04-01 17:26:40 +0300 | [diff] [blame] | 645 | ata_dump_id(idbuf); |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 646 | #endif |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 647 | return 0; |
| 648 | } |
| 649 | |
| 650 | |
| 651 | /* |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 652 | * SCSI READ10/WRITE10 command operation. |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 653 | */ |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 654 | static int ata_scsiop_read_write(struct ahci_uc_priv *uc_priv, |
| 655 | struct scsi_cmd *pccb, u8 is_write) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 656 | { |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 657 | lbaint_t lba = 0; |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 658 | u16 blocks = 0; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 659 | u8 fis[20]; |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 660 | u8 *user_buffer = pccb->pdata; |
| 661 | u32 user_buffer_size = pccb->datalen; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 662 | |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 663 | /* Retrieve the base LBA number from the ccb structure. */ |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 664 | if (pccb->cmd[0] == SCSI_READ16) { |
| 665 | memcpy(&lba, pccb->cmd + 2, 8); |
| 666 | lba = be64_to_cpu(lba); |
| 667 | } else { |
| 668 | u32 temp; |
| 669 | memcpy(&temp, pccb->cmd + 2, 4); |
| 670 | lba = be32_to_cpu(temp); |
| 671 | } |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 672 | |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 673 | /* |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 674 | * Retrieve the base LBA number and the block count from |
| 675 | * the ccb structure. |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 676 | * |
| 677 | * For 10-byte and 16-byte SCSI R/W commands, transfer |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 678 | * length 0 means transfer 0 block of data. |
| 679 | * However, for ATA R/W commands, sector count 0 means |
| 680 | * 256 or 65536 sectors, not 0 sectors as in SCSI. |
| 681 | * |
| 682 | * WARNING: one or two older ATA drives treat 0 as 0... |
| 683 | */ |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 684 | if (pccb->cmd[0] == SCSI_READ16) |
| 685 | blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]); |
| 686 | else |
| 687 | blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]); |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 688 | |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 689 | debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n", |
| 690 | is_write ? "write" : "read", blocks, lba); |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 691 | |
| 692 | /* Preset the FIS */ |
Taylor Hutt | 54d0f55 | 2012-10-29 05:23:55 +0000 | [diff] [blame] | 693 | memset(fis, 0, sizeof(fis)); |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 694 | fis[0] = 0x27; /* Host to device FIS. */ |
| 695 | fis[1] = 1 << 7; /* Command FIS. */ |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 696 | /* Command byte (read/write). */ |
Walter Murphy | d1cb64b | 2012-10-29 05:24:03 +0000 | [diff] [blame] | 697 | fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 698 | |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 699 | while (blocks) { |
| 700 | u16 now_blocks; /* number of blocks per iteration */ |
| 701 | u32 transfer_size; /* number of bytes per iteration */ |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 702 | |
Masahiro Yamada | db20464 | 2014-11-07 03:03:31 +0900 | [diff] [blame] | 703 | now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 704 | |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 705 | transfer_size = ATA_SECT_SIZE * now_blocks; |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 706 | if (transfer_size > user_buffer_size) { |
| 707 | printf("scsi_ahci: Error: buffer too small.\n"); |
| 708 | return -EIO; |
| 709 | } |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 710 | |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 711 | /* |
| 712 | * LBA48 SATA command but only use 32bit address range within |
| 713 | * that (unless we've enabled 64bit LBA support). The next |
| 714 | * smaller command range (28bit) is too small. |
Walter Murphy | d1cb64b | 2012-10-29 05:24:03 +0000 | [diff] [blame] | 715 | */ |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 716 | fis[4] = (lba >> 0) & 0xff; |
| 717 | fis[5] = (lba >> 8) & 0xff; |
| 718 | fis[6] = (lba >> 16) & 0xff; |
Walter Murphy | d1cb64b | 2012-10-29 05:24:03 +0000 | [diff] [blame] | 719 | fis[7] = 1 << 6; /* device reg: set LBA mode */ |
| 720 | fis[8] = ((lba >> 24) & 0xff); |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 721 | #ifdef CONFIG_SYS_64BIT_LBA |
| 722 | if (pccb->cmd[0] == SCSI_READ16) { |
| 723 | fis[9] = ((lba >> 32) & 0xff); |
| 724 | fis[10] = ((lba >> 40) & 0xff); |
| 725 | } |
| 726 | #endif |
| 727 | |
Walter Murphy | d1cb64b | 2012-10-29 05:24:03 +0000 | [diff] [blame] | 728 | fis[3] = 0xe0; /* features */ |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 729 | |
| 730 | /* Block (sector) count */ |
| 731 | fis[12] = (now_blocks >> 0) & 0xff; |
| 732 | fis[13] = (now_blocks >> 8) & 0xff; |
| 733 | |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 734 | /* Read/Write from ahci */ |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 735 | if (ahci_device_data_io(uc_priv, pccb->target, (u8 *)&fis, |
| 736 | sizeof(fis), user_buffer, transfer_size, |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 737 | is_write)) { |
| 738 | debug("scsi_ahci: SCSI %s10 command failure.\n", |
| 739 | is_write ? "WRITE" : "READ"); |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 740 | return -EIO; |
| 741 | } |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 742 | |
| 743 | /* If this transaction is a write, do a following flush. |
| 744 | * Writes in u-boot are so rare, and the logic to know when is |
| 745 | * the last write and do a flush only there is sufficiently |
| 746 | * difficult. Just do a flush after every write. This incurs, |
| 747 | * usually, one extra flush when the rare writes do happen. |
| 748 | */ |
| 749 | if (is_write) { |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 750 | if (-EIO == ata_io_flush(uc_priv, pccb->target)) |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 751 | return -EIO; |
| 752 | } |
Vadim Bendebury | 700f85c | 2012-10-29 05:23:44 +0000 | [diff] [blame] | 753 | user_buffer += transfer_size; |
| 754 | user_buffer_size -= transfer_size; |
| 755 | blocks -= now_blocks; |
| 756 | lba += now_blocks; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 757 | } |
| 758 | |
| 759 | return 0; |
| 760 | } |
| 761 | |
| 762 | |
| 763 | /* |
| 764 | * SCSI READ CAPACITY10 command operation. |
| 765 | */ |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 766 | static int ata_scsiop_read_capacity10(struct ahci_uc_priv *uc_priv, |
| 767 | struct scsi_cmd *pccb) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 768 | { |
Kumar Gala | 8a19065 | 2009-07-13 09:24:00 -0500 | [diff] [blame] | 769 | u32 cap; |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 770 | u64 cap64; |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 771 | u32 block_size; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 772 | |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 773 | if (!uc_priv->ataid[pccb->target]) { |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 774 | printf("scsi_ahci: SCSI READ CAPACITY10 command failure. " |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 775 | "\tNo ATA info!\n" |
Vagrant Cascadian | beb288b | 2015-11-24 14:46:24 -0800 | [diff] [blame] | 776 | "\tPlease run SCSI command INQUIRY first!\n"); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 777 | return -EPERM; |
| 778 | } |
| 779 | |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 780 | cap64 = ata_id_n_sectors(uc_priv->ataid[pccb->target]); |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 781 | if (cap64 > 0x100000000ULL) |
| 782 | cap64 = 0xffffffff; |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 783 | |
Rob Herring | 83f6648 | 2013-08-24 10:10:54 -0500 | [diff] [blame] | 784 | cap = cpu_to_be32(cap64); |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 785 | memcpy(pccb->pdata, &cap, sizeof(cap)); |
| 786 | |
| 787 | block_size = cpu_to_be32((u32)512); |
| 788 | memcpy(&pccb->pdata[4], &block_size, 4); |
| 789 | |
| 790 | return 0; |
| 791 | } |
| 792 | |
| 793 | |
| 794 | /* |
| 795 | * SCSI READ CAPACITY16 command operation. |
| 796 | */ |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 797 | static int ata_scsiop_read_capacity16(struct ahci_uc_priv *uc_priv, |
| 798 | struct scsi_cmd *pccb) |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 799 | { |
| 800 | u64 cap; |
| 801 | u64 block_size; |
| 802 | |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 803 | if (!uc_priv->ataid[pccb->target]) { |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 804 | printf("scsi_ahci: SCSI READ CAPACITY16 command failure. " |
| 805 | "\tNo ATA info!\n" |
Vagrant Cascadian | beb288b | 2015-11-24 14:46:24 -0800 | [diff] [blame] | 806 | "\tPlease run SCSI command INQUIRY first!\n"); |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 807 | return -EPERM; |
| 808 | } |
| 809 | |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 810 | cap = ata_id_n_sectors(uc_priv->ataid[pccb->target]); |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 811 | cap = cpu_to_be64(cap); |
Kumar Gala | 8a19065 | 2009-07-13 09:24:00 -0500 | [diff] [blame] | 812 | memcpy(pccb->pdata, &cap, sizeof(cap)); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 813 | |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 814 | block_size = cpu_to_be64((u64)512); |
| 815 | memcpy(&pccb->pdata[8], &block_size, 8); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 816 | |
| 817 | return 0; |
| 818 | } |
| 819 | |
| 820 | |
| 821 | /* |
| 822 | * SCSI TEST UNIT READY command operation. |
| 823 | */ |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 824 | static int ata_scsiop_test_unit_ready(struct ahci_uc_priv *uc_priv, |
| 825 | struct scsi_cmd *pccb) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 826 | { |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 827 | return (uc_priv->ataid[pccb->target]) ? 0 : -EPERM; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 828 | } |
| 829 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 830 | |
Simon Glass | 23123c6 | 2017-06-14 21:28:42 -0600 | [diff] [blame] | 831 | static int ahci_scsi_exec(struct udevice *dev, struct scsi_cmd *pccb) |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 832 | { |
Tom Rini | 15a2ab5 | 2023-10-27 20:59:51 -0400 | [diff] [blame] | 833 | struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev->parent); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 834 | int ret; |
| 835 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 836 | switch (pccb->cmd[0]) { |
Mark Langsdorf | 5ed06fc | 2015-06-05 00:58:45 +0100 | [diff] [blame] | 837 | case SCSI_READ16: |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 838 | case SCSI_READ10: |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 839 | ret = ata_scsiop_read_write(uc_priv, pccb, 0); |
Hung-Te Lin | 0f10bd4 | 2012-10-29 05:23:53 +0000 | [diff] [blame] | 840 | break; |
| 841 | case SCSI_WRITE10: |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 842 | ret = ata_scsiop_read_write(uc_priv, pccb, 1); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 843 | break; |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 844 | case SCSI_RD_CAPAC10: |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 845 | ret = ata_scsiop_read_capacity10(uc_priv, pccb); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 846 | break; |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 847 | case SCSI_RD_CAPAC16: |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 848 | ret = ata_scsiop_read_capacity16(uc_priv, pccb); |
Gabe Black | dd2c734 | 2012-10-29 05:23:54 +0000 | [diff] [blame] | 849 | break; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 850 | case SCSI_TST_U_RDY: |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 851 | ret = ata_scsiop_test_unit_ready(uc_priv, pccb); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 852 | break; |
| 853 | case SCSI_INQUIRY: |
Simon Glass | cb87524 | 2017-06-14 21:28:33 -0600 | [diff] [blame] | 854 | ret = ata_scsiop_inquiry(uc_priv, pccb); |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 855 | break; |
| 856 | default: |
| 857 | printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]); |
Simon Glass | a140e86 | 2017-06-14 21:28:44 -0600 | [diff] [blame] | 858 | return -ENOTSUPP; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 859 | } |
| 860 | |
Jon Loeliger | c0b0cda | 2006-08-23 11:04:43 -0500 | [diff] [blame] | 861 | if (ret) { |
| 862 | debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret); |
Simon Glass | a140e86 | 2017-06-14 21:28:44 -0600 | [diff] [blame] | 863 | return ret; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 864 | } |
Simon Glass | a140e86 | 2017-06-14 21:28:44 -0600 | [diff] [blame] | 865 | return 0; |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 866 | |
| 867 | } |
| 868 | |
Simon Glass | 0a47bbb | 2017-06-14 21:28:36 -0600 | [diff] [blame] | 869 | static int ahci_start_ports(struct ahci_uc_priv *uc_priv) |
| 870 | { |
| 871 | u32 linkmap; |
| 872 | int i; |
| 873 | |
| 874 | linkmap = uc_priv->link_port_map; |
| 875 | |
Tuomas Tynkkynen | 69a3899 | 2018-09-13 01:28:54 +0300 | [diff] [blame] | 876 | for (i = 0; i < uc_priv->n_ports; i++) { |
Simon Glass | 0a47bbb | 2017-06-14 21:28:36 -0600 | [diff] [blame] | 877 | if (((linkmap >> i) & 0x01)) { |
| 878 | if (ahci_port_start(uc_priv, (u8) i)) { |
| 879 | printf("Can not start port %d\n", i); |
| 880 | continue; |
| 881 | } |
| 882 | } |
| 883 | } |
| 884 | |
| 885 | return 0; |
| 886 | } |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 887 | |
Michal Simek | 2d72d3c | 2017-11-02 15:53:56 +0100 | [diff] [blame] | 888 | int ahci_init_one_dm(struct udevice *dev) |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 889 | { |
Simon Glass | cf01b5b | 2017-06-14 21:28:38 -0600 | [diff] [blame] | 890 | struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev); |
| 891 | |
| 892 | return ahci_init_one(uc_priv, dev); |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 893 | } |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 894 | |
Michal Simek | 2d72d3c | 2017-11-02 15:53:56 +0100 | [diff] [blame] | 895 | int ahci_start_ports_dm(struct udevice *dev) |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 896 | { |
Simon Glass | cf01b5b | 2017-06-14 21:28:38 -0600 | [diff] [blame] | 897 | struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev); |
Simon Glass | 84fac54 | 2017-06-14 21:28:37 -0600 | [diff] [blame] | 898 | |
| 899 | return ahci_start_ports(uc_priv); |
| 900 | } |
Jin Zhengxiong | ae180dc | 2006-08-23 19:10:44 +0800 | [diff] [blame] | 901 | |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 902 | /* |
| 903 | * In the general case of generic rotating media it makes sense to have a |
| 904 | * flush capability. It probably even makes sense in the case of SSDs because |
| 905 | * one cannot always know for sure what kind of internal cache/flush mechanism |
| 906 | * is embodied therein. At first it was planned to invoke this after the last |
| 907 | * write to disk and before rebooting. In practice, knowing, a priori, which |
| 908 | * is the last write is difficult. Because writing to the disk in u-boot is |
| 909 | * very rare, this flush command will be invoked after every block write. |
| 910 | */ |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 911 | static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port) |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 912 | { |
| 913 | u8 fis[20]; |
Simon Glass | e0c419b | 2017-06-14 21:28:34 -0600 | [diff] [blame] | 914 | struct ahci_ioports *pp = &(uc_priv->port[port]); |
Tang Yuantian | 3f262d0 | 2015-07-09 14:37:30 +0800 | [diff] [blame] | 915 | void __iomem *port_mmio = pp->port_mmio; |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 916 | u32 cmd_fis_len = 5; /* five dwords */ |
| 917 | |
| 918 | /* Preset the FIS */ |
| 919 | memset(fis, 0, 20); |
| 920 | fis[0] = 0x27; /* Host to device FIS. */ |
| 921 | fis[1] = 1 << 7; /* Command FIS. */ |
Walter Murphy | d1cb64b | 2012-10-29 05:24:03 +0000 | [diff] [blame] | 922 | fis[2] = ATA_CMD_FLUSH_EXT; |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 923 | |
| 924 | memcpy((unsigned char *)pp->cmd_tbl, fis, 20); |
| 925 | ahci_fill_cmd_slot(pp, cmd_fis_len); |
Tang Yuantian | 93b99e0 | 2016-04-14 16:21:00 +0800 | [diff] [blame] | 926 | ahci_dcache_flush_sata_cmd(pp); |
Marc Jones | 49ec4b1 | 2012-10-29 05:24:02 +0000 | [diff] [blame] | 927 | writel_with_flush(1, port_mmio + PORT_CMD_ISSUE); |
| 928 | |
| 929 | if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, |
| 930 | WAIT_MS_FLUSH, 0x1)) { |
| 931 | debug("scsi_ahci: flush command timeout on port %d.\n", port); |
| 932 | return -EIO; |
| 933 | } |
| 934 | |
| 935 | return 0; |
| 936 | } |
| 937 | |
Simon Glass | 23123c6 | 2017-06-14 21:28:42 -0600 | [diff] [blame] | 938 | static int ahci_scsi_bus_reset(struct udevice *dev) |
| 939 | { |
| 940 | /* Not implemented */ |
| 941 | |
| 942 | return 0; |
| 943 | } |
| 944 | |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 945 | int ahci_bind_scsi(struct udevice *ahci_dev, struct udevice **devp) |
| 946 | { |
| 947 | struct udevice *dev; |
| 948 | int ret; |
| 949 | |
| 950 | ret = device_bind_driver(ahci_dev, "ahci_scsi", "ahci_scsi", &dev); |
| 951 | if (ret) |
| 952 | return ret; |
| 953 | *devp = dev; |
| 954 | |
| 955 | return 0; |
| 956 | } |
| 957 | |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 958 | int ahci_probe_scsi(struct udevice *ahci_dev, ulong base) |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 959 | { |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 960 | struct ahci_uc_priv *uc_priv; |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 961 | struct scsi_plat *uc_plat; |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 962 | struct udevice *dev; |
| 963 | int ret; |
| 964 | |
| 965 | device_find_first_child(ahci_dev, &dev); |
| 966 | if (!dev) |
| 967 | return -ENODEV; |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 968 | uc_plat = dev_get_uclass_plat(dev); |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 969 | uc_plat->base = base; |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 970 | uc_plat->max_lun = 1; |
| 971 | uc_plat->max_id = 2; |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 972 | |
| 973 | uc_priv = dev_get_uclass_priv(ahci_dev); |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 974 | ret = ahci_init_one(uc_priv, dev); |
| 975 | if (ret) |
| 976 | return ret; |
| 977 | ret = ahci_start_ports(uc_priv); |
| 978 | if (ret) |
| 979 | return ret; |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 980 | |
Park, Aiden | 1d5a1aa | 2019-08-20 16:47:42 +0000 | [diff] [blame] | 981 | /* |
| 982 | * scsi_scan_dev() scans devices up-to the number of max_id. |
| 983 | * Update max_id if the number of detected ports exceeds max_id. |
| 984 | * This allows SCSI to scan all detected ports. |
| 985 | */ |
| 986 | uc_plat->max_id = max_t(unsigned long, uc_priv->n_ports, |
| 987 | uc_plat->max_id); |
Suneel Garapati | 2dcfb24 | 2021-03-25 17:07:36 -0700 | [diff] [blame] | 988 | /* If port count is less than max_id, update max_id */ |
| 989 | if (uc_priv->n_ports < uc_plat->max_id) |
| 990 | uc_plat->max_id = uc_priv->n_ports; |
Park, Aiden | 1d5a1aa | 2019-08-20 16:47:42 +0000 | [diff] [blame] | 991 | |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 992 | return 0; |
| 993 | } |
| 994 | |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 995 | int ahci_probe_scsi_pci(struct udevice *ahci_dev) |
| 996 | { |
| 997 | ulong base; |
Christian Gmeiner | e6d1f6a | 2023-04-11 17:07:02 +0200 | [diff] [blame] | 998 | u16 vendor, device, cmd; |
| 999 | |
| 1000 | /* Enable bus mastering */ |
| 1001 | dm_pci_read_config16(ahci_dev, PCI_COMMAND, &cmd); |
| 1002 | cmd |= PCI_COMMAND_MASTER; |
| 1003 | dm_pci_write_config16(ahci_dev, PCI_COMMAND, cmd); |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 1004 | |
Andrew Scull | 58c6102 | 2022-04-21 16:11:10 +0000 | [diff] [blame] | 1005 | base = (ulong)dm_pci_map_bar(ahci_dev, PCI_BASE_ADDRESS_5, 0, 0, |
Andrew Scull | 6520c82 | 2022-04-21 16:11:13 +0000 | [diff] [blame] | 1006 | PCI_REGION_TYPE, PCI_REGION_MEM); |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 1007 | |
Suneel Garapati | b270855 | 2019-10-19 17:48:25 -0700 | [diff] [blame] | 1008 | /* |
| 1009 | * Note: |
| 1010 | * Right now, we have only one quirk here, which is not enough to |
| 1011 | * introduce a new Kconfig option to select this. Once we have more |
| 1012 | * quirks in this AHCI code, we should add a Kconfig option for |
| 1013 | * this though. |
| 1014 | */ |
| 1015 | dm_pci_read_config16(ahci_dev, PCI_VENDOR_ID, &vendor); |
| 1016 | dm_pci_read_config16(ahci_dev, PCI_DEVICE_ID, &device); |
| 1017 | |
| 1018 | if (vendor == PCI_VENDOR_ID_CAVIUM && |
| 1019 | device == PCI_DEVICE_ID_CAVIUM_SATA) |
Andrew Scull | 6520c82 | 2022-04-21 16:11:13 +0000 | [diff] [blame] | 1020 | base = (uintptr_t)dm_pci_map_bar(ahci_dev, PCI_BASE_ADDRESS_0, |
| 1021 | 0, 0, PCI_REGION_TYPE, |
Suneel Garapati | b270855 | 2019-10-19 17:48:25 -0700 | [diff] [blame] | 1022 | PCI_REGION_MEM); |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 1023 | return ahci_probe_scsi(ahci_dev, base); |
| 1024 | } |
Simon Glass | 89e7d97 | 2017-07-04 13:31:18 -0600 | [diff] [blame] | 1025 | |
Simon Glass | c4dfa89 | 2017-06-14 21:28:43 -0600 | [diff] [blame] | 1026 | struct scsi_ops scsi_ops = { |
| 1027 | .exec = ahci_scsi_exec, |
| 1028 | .bus_reset = ahci_scsi_bus_reset, |
| 1029 | }; |
Simon Glass | c6b4430 | 2017-06-14 21:28:46 -0600 | [diff] [blame] | 1030 | |
| 1031 | U_BOOT_DRIVER(ahci_scsi) = { |
| 1032 | .name = "ahci_scsi", |
| 1033 | .id = UCLASS_SCSI, |
| 1034 | .ops = &scsi_ops, |
| 1035 | }; |