Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 2 | /* |
Vladimir Zapolskiy | f34743c | 2016-11-28 00:15:18 +0200 | [diff] [blame] | 3 | * (C) Copyright 2016 Vladimir Zapolskiy <vz@mleia.com> |
| 4 | * (C) Copyright 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <command.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 9 | #include <cpu_func.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame^] | 10 | #include <asm/cache.h> |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 11 | #include <asm/io.h> |
Vladimir Zapolskiy | 57e56ef | 2016-11-28 00:15:16 +0200 | [diff] [blame] | 12 | #include <asm/processor.h> |
| 13 | #include <asm/system.h> |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 14 | |
| 15 | #define CACHE_VALID 1 |
| 16 | #define CACHE_UPDATED 2 |
| 17 | |
| 18 | static inline void cache_wback_all(void) |
| 19 | { |
| 20 | unsigned long addr, data, i, j; |
| 21 | |
Vladimir Zapolskiy | e852996 | 2016-11-28 00:15:17 +0200 | [diff] [blame] | 22 | for (i = 0; i < CACHE_OC_NUM_ENTRIES; i++) { |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 23 | for (j = 0; j < CACHE_OC_NUM_WAYS; j++) { |
Vladimir Zapolskiy | e852996 | 2016-11-28 00:15:17 +0200 | [diff] [blame] | 24 | addr = CACHE_OC_ADDRESS_ARRAY |
| 25 | | (j << CACHE_OC_WAY_SHIFT) |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 26 | | (i << CACHE_OC_ENTRY_SHIFT); |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 27 | data = inl(addr); |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 28 | if (data & CACHE_UPDATED) { |
| 29 | data &= ~CACHE_UPDATED; |
| 30 | outl(data, addr); |
| 31 | } |
| 32 | } |
| 33 | } |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 34 | } |
| 35 | |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 36 | #define CACHE_ENABLE 0 |
| 37 | #define CACHE_DISABLE 1 |
| 38 | |
Vladimir Zapolskiy | f34743c | 2016-11-28 00:15:18 +0200 | [diff] [blame] | 39 | static int cache_control(unsigned int cmd) |
Nobuhiro Iwamatsu | 547b67f | 2007-09-23 02:12:30 +0900 | [diff] [blame] | 40 | { |
| 41 | unsigned long ccr; |
| 42 | |
| 43 | jump_to_P2(); |
| 44 | ccr = inl(CCR); |
| 45 | |
| 46 | if (ccr & CCR_CACHE_ENABLE) |
| 47 | cache_wback_all(); |
| 48 | |
| 49 | if (cmd == CACHE_DISABLE) |
| 50 | outl(CCR_CACHE_STOP, CCR); |
| 51 | else |
| 52 | outl(CCR_CACHE_INIT, CCR); |
| 53 | back_to_P1(); |
| 54 | |
| 55 | return 0; |
| 56 | } |
Mike Frysinger | b99910e | 2011-10-27 04:59:59 -0400 | [diff] [blame] | 57 | |
Nobuhiro Iwamatsu | 5b96baf | 2013-08-22 08:43:47 +0900 | [diff] [blame] | 58 | void flush_dcache_range(unsigned long start, unsigned long end) |
Mike Frysinger | b99910e | 2011-10-27 04:59:59 -0400 | [diff] [blame] | 59 | { |
| 60 | u32 v; |
| 61 | |
| 62 | start &= ~(L1_CACHE_BYTES - 1); |
| 63 | for (v = start; v < end; v += L1_CACHE_BYTES) { |
Vladimir Zapolskiy | 7a22f7a | 2016-11-28 00:15:13 +0200 | [diff] [blame] | 64 | asm volatile ("ocbp %0" : /* no output */ |
Mike Frysinger | b99910e | 2011-10-27 04:59:59 -0400 | [diff] [blame] | 65 | : "m" (__m(v))); |
| 66 | } |
| 67 | } |
| 68 | |
Nobuhiro Iwamatsu | 5b96baf | 2013-08-22 08:43:47 +0900 | [diff] [blame] | 69 | void invalidate_dcache_range(unsigned long start, unsigned long end) |
Mike Frysinger | b99910e | 2011-10-27 04:59:59 -0400 | [diff] [blame] | 70 | { |
| 71 | u32 v; |
| 72 | |
| 73 | start &= ~(L1_CACHE_BYTES - 1); |
| 74 | for (v = start; v < end; v += L1_CACHE_BYTES) { |
| 75 | asm volatile ("ocbi %0" : /* no output */ |
| 76 | : "m" (__m(v))); |
| 77 | } |
| 78 | } |
Vladimir Zapolskiy | f34743c | 2016-11-28 00:15:18 +0200 | [diff] [blame] | 79 | |
| 80 | void flush_cache(unsigned long addr, unsigned long size) |
| 81 | { |
| 82 | flush_dcache_range(addr , addr + size); |
| 83 | } |
| 84 | |
| 85 | void icache_enable(void) |
| 86 | { |
| 87 | cache_control(CACHE_ENABLE); |
| 88 | } |
| 89 | |
| 90 | void icache_disable(void) |
| 91 | { |
| 92 | cache_control(CACHE_DISABLE); |
| 93 | } |
| 94 | |
| 95 | int icache_status(void) |
| 96 | { |
| 97 | return 0; |
| 98 | } |
| 99 | |
| 100 | void dcache_enable(void) |
| 101 | { |
| 102 | } |
| 103 | |
| 104 | void dcache_disable(void) |
| 105 | { |
| 106 | } |
| 107 | |
| 108 | int dcache_status(void) |
| 109 | { |
| 110 | return 0; |
| 111 | } |