blob: 515c1fea405c53fbc21b79f03b5974d6e70396bc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu83aa8fe2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu83aa8fe2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee1abf3a12014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000010#include <common.h>
Jeroen Hofstee1abf3a12014-10-08 22:57:52 +020011#include <netdev.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090012#include <linux/errno.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000013#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/sys_proto.h>
Fabio Estevam6479f512012-04-29 08:11:13 +000017#include <asm/arch/crm_regs.h>
Peng Fand64a3c52018-01-10 13:20:34 +080018#include <asm/mach-imx/boot_mode.h>
Tim Harvey27f90592015-05-18 06:56:46 -070019#include <imx_thermal.h>
Eric Nelson54b3f3b2012-09-23 07:30:55 +000020#include <ipu_pixfmt.h>
Ye.Lif19692c2014-11-20 21:14:14 +080021#include <thermal.h>
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +020022#include <sata.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000023
Yangbo Lu73340382019-06-21 11:42:28 +080024#ifdef CONFIG_FSL_ESDHC_IMX
25#include <fsl_esdhc_imx.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000026#endif
27
Eric Nelson25e02302015-02-15 14:37:21 -070028static u32 reset_cause = -1;
29
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010030u32 get_imx_reset_cause(void)
Jason Liu83aa8fe2011-11-25 00:18:01 +000031{
Jason Liu83aa8fe2011-11-25 00:18:01 +000032 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
33
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010034 if (reset_cause == -1) {
35 reset_cause = readl(&src_regs->srsr);
36/* preserve the value for U-Boot proper */
37#if !defined(CONFIG_SPL_BUILD)
38 writel(reset_cause, &src_regs->srsr);
39#endif
40 }
41
42 return reset_cause;
43}
Jason Liu83aa8fe2011-11-25 00:18:01 +000044
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010045#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
46static char *get_reset_cause(void)
47{
48 switch (get_imx_reset_cause()) {
Jason Liu83aa8fe2011-11-25 00:18:01 +000049 case 0x00001:
Fabio Estevam9af122b2012-03-13 07:26:48 +000050 case 0x00011:
Jason Liu83aa8fe2011-11-25 00:18:01 +000051 return "POR";
52 case 0x00004:
53 return "CSU";
54 case 0x00008:
55 return "IPP USER";
56 case 0x00010:
Adrian Alonso9f883e02015-09-02 13:54:23 -050057#ifdef CONFIG_MX7
58 return "WDOG1";
59#else
Jason Liu83aa8fe2011-11-25 00:18:01 +000060 return "WDOG";
Adrian Alonso9f883e02015-09-02 13:54:23 -050061#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +000062 case 0x00020:
63 return "JTAG HIGH-Z";
64 case 0x00040:
65 return "JTAG SW";
Adrian Alonso9f883e02015-09-02 13:54:23 -050066 case 0x00080:
67 return "WDOG3";
68#ifdef CONFIG_MX7
69 case 0x00100:
70 return "WDOG4";
71 case 0x00200:
72 return "TEMPSENSE";
Peng Fan39945c12018-11-20 10:19:25 +000073#elif defined(CONFIG_IMX8M)
Peng Fana78e0ac2018-01-10 13:20:25 +080074 case 0x00100:
75 return "WDOG2";
76 case 0x00200:
77 return "TEMPSENSE";
Adrian Alonso9f883e02015-09-02 13:54:23 -050078#else
79 case 0x00100:
80 return "TEMPSENSE";
Jason Liu83aa8fe2011-11-25 00:18:01 +000081 case 0x10000:
82 return "WARM BOOT";
Adrian Alonso9f883e02015-09-02 13:54:23 -050083#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +000084 default:
85 return "unknown reset";
86 }
87}
Prabhakar Kushwahaf2c19de2015-05-18 17:13:52 +053088#endif
Eric Nelson25e02302015-02-15 14:37:21 -070089
Anatolij Gustschin03dd9862017-08-28 21:46:26 +020090#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevam46e97332012-03-20 04:21:45 +000091
Troy Kisky58394932012-10-23 10:57:46 +000092const char *get_imx_type(u32 imxtype)
Fabio Estevam46e97332012-03-20 04:21:45 +000093{
94 switch (imxtype) {
Peng Fan69cec072019-12-27 10:14:02 +080095 case MXC_CPU_IMX8MP:
96 return "8MP"; /* Quad-core version of the imx8mp */
Peng Fan5d2f2062019-06-27 17:23:49 +080097 case MXC_CPU_IMX8MN:
Peng Fan1a07d912020-02-05 17:39:27 +080098 return "8MNano Quad"; /* Quad-core version */
99 case MXC_CPU_IMX8MND:
100 return "8MNano Dual"; /* Dual-core version */
101 case MXC_CPU_IMX8MNS:
102 return "8MNano Solo"; /* Single-core version */
103 case MXC_CPU_IMX8MNL:
104 return "8MNano QuadLite"; /* Quad-core Lite version */
105 case MXC_CPU_IMX8MNDL:
106 return "8MNano DualLite"; /* Dual-core Lite version */
107 case MXC_CPU_IMX8MNSL:
108 return "8MNano SoloLite"; /* Single-core Lite version */
Peng Fan2d22a992019-08-27 06:25:04 +0000109 case MXC_CPU_IMX8MM:
110 return "8MMQ"; /* Quad-core version of the imx8mm */
111 case MXC_CPU_IMX8MML:
112 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
113 case MXC_CPU_IMX8MMD:
114 return "8MMD"; /* Dual-core version of the imx8mm */
115 case MXC_CPU_IMX8MMDL:
116 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
117 case MXC_CPU_IMX8MMS:
118 return "8MMS"; /* Single-core version of the imx8mm */
119 case MXC_CPU_IMX8MMSL:
120 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fan39945c12018-11-20 10:19:25 +0000121 case MXC_CPU_IMX8MQ:
Peng Fan67815082020-02-05 17:34:54 +0800122 return "8MQ"; /* Quad-core version of the imx8mq */
123 case MXC_CPU_IMX8MQL:
124 return "8MQLite"; /* Quad-core Lite version of the imx8mq */
125 case MXC_CPU_IMX8MD:
126 return "8MD"; /* Dual-core version of the imx8mq */
Fabio Estevamf6ced1b2016-02-28 12:33:17 -0300127 case MXC_CPU_MX7S:
Stefan Agnerf19a8e42016-05-06 11:21:50 -0700128 return "7S"; /* Single-core version of the mx7 */
Adrian Alonso9f883e02015-09-02 13:54:23 -0500129 case MXC_CPU_MX7D:
130 return "7D"; /* Dual-core version of the mx7 */
Peng Fan5f247922015-07-11 11:38:42 +0800131 case MXC_CPU_MX6QP:
132 return "6QP"; /* Quad-Plus version of the mx6 */
133 case MXC_CPU_MX6DP:
134 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000135 case MXC_CPU_MX6Q:
Fabio Estevam46e97332012-03-20 04:21:45 +0000136 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevamf3d5a2c2014-01-26 15:06:41 -0200137 case MXC_CPU_MX6D:
138 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000139 case MXC_CPU_MX6DL:
140 return "6DL"; /* Dual Lite version of the mx6 */
141 case MXC_CPU_MX6SOLO:
142 return "6SOLO"; /* Solo version of the mx6 */
143 case MXC_CPU_MX6SL:
Fabio Estevam46e97332012-03-20 04:21:45 +0000144 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan4cfd7972016-12-11 19:24:20 +0800145 case MXC_CPU_MX6SLL:
146 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam712ab882014-06-24 17:40:58 -0300147 case MXC_CPU_MX6SX:
148 return "6SX"; /* SoloX version of the mx6 */
Peng Faneaa53a12015-07-20 19:28:21 +0800149 case MXC_CPU_MX6UL:
150 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan3b33e3f2016-08-11 14:02:38 +0800151 case MXC_CPU_MX6ULL:
152 return "6ULL"; /* ULL version of the mx6 */
Peng Fanc53d0c92019-08-08 09:55:52 +0000153 case MXC_CPU_MX6ULZ:
154 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000155 case MXC_CPU_MX51:
Fabio Estevam46e97332012-03-20 04:21:45 +0000156 return "51";
Troy Kisky58394932012-10-23 10:57:46 +0000157 case MXC_CPU_MX53:
Fabio Estevam46e97332012-03-20 04:21:45 +0000158 return "53";
159 default:
Otavio Salvador8567d7d2012-06-30 05:07:32 +0000160 return "??";
Fabio Estevam46e97332012-03-20 04:21:45 +0000161 }
162}
163
Jason Liu83aa8fe2011-11-25 00:18:01 +0000164int print_cpuinfo(void)
165{
Stefano Babic40adacc2015-05-26 19:53:41 +0200166 u32 cpurev;
167 __maybe_unused u32 max_freq;
Jason Liu83aa8fe2011-11-25 00:18:01 +0000168
Adrian Alonsoce08c362015-09-02 13:54:13 -0500169 cpurev = get_cpu_rev();
170
Peng Fan0df2e032020-05-03 22:19:57 +0800171#if defined(CONFIG_IMX_THERMAL) || defined(CONFIG_IMX_TMU)
Ye.Lif19692c2014-11-20 21:14:14 +0800172 struct udevice *thermal_dev;
Tim Harvey27f90592015-05-18 06:56:46 -0700173 int cpu_tmp, minc, maxc, ret;
Ye.Lif19692c2014-11-20 21:14:14 +0800174
Tim Harveyd792ede2015-05-18 07:02:25 -0700175 printf("CPU: Freescale i.MX%s rev%d.%d",
Peng Fan41b517212019-12-30 17:57:10 +0800176 get_imx_type((cpurev & 0x1FF000) >> 12),
Tim Harveyd792ede2015-05-18 07:02:25 -0700177 (cpurev & 0x000F0) >> 4,
178 (cpurev & 0x0000F) >> 0);
179 max_freq = get_cpu_speed_grade_hz();
180 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
181 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
182 } else {
183 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
184 mxc_get_clock(MXC_ARM_CLK) / 1000000);
185 }
186#else
Fabio Estevam46e97332012-03-20 04:21:45 +0000187 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
Peng Fan41b517212019-12-30 17:57:10 +0800188 get_imx_type((cpurev & 0x1FF000) >> 12),
Jason Liu83aa8fe2011-11-25 00:18:01 +0000189 (cpurev & 0x000F0) >> 4,
190 (cpurev & 0x0000F) >> 0,
191 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyd792ede2015-05-18 07:02:25 -0700192#endif
Ye.Lif19692c2014-11-20 21:14:14 +0800193
Peng Fan0df2e032020-05-03 22:19:57 +0800194#if defined(CONFIG_IMX_THERMAL) || defined(CONFIG_IMX_TMU)
Tim Harvey27f90592015-05-18 06:56:46 -0700195 puts("CPU: ");
196 switch (get_cpu_temp_grade(&minc, &maxc)) {
197 case TEMP_AUTOMOTIVE:
198 puts("Automotive temperature grade ");
199 break;
200 case TEMP_INDUSTRIAL:
201 puts("Industrial temperature grade ");
202 break;
203 case TEMP_EXTCOMMERCIAL:
204 puts("Extended Commercial temperature grade ");
205 break;
206 default:
207 puts("Commercial temperature grade ");
208 break;
209 }
210 printf("(%dC to %dC)", minc, maxc);
Ye.Lif19692c2014-11-20 21:14:14 +0800211 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
212 if (!ret) {
213 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
214
215 if (!ret)
Tim Harvey27f90592015-05-18 06:56:46 -0700216 printf(" at %dC\n", cpu_tmp);
Ye.Lif19692c2014-11-20 21:14:14 +0800217 else
Fabio Estevamf62604d2015-09-08 14:43:10 -0300218 debug(" - invalid sensor data\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800219 } else {
Fabio Estevamf62604d2015-09-08 14:43:10 -0300220 debug(" - invalid sensor device\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800221 }
222#endif
223
Jason Liu83aa8fe2011-11-25 00:18:01 +0000224 printf("Reset cause: %s\n", get_reset_cause());
225 return 0;
226}
227#endif
228
229int cpu_eth_init(bd_t *bis)
230{
231 int rc = -ENODEV;
232
233#if defined(CONFIG_FEC_MXC)
234 rc = fecmxc_initialize(bis);
235#endif
236
237 return rc;
238}
239
Yangbo Lu73340382019-06-21 11:42:28 +0800240#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu83aa8fe2011-11-25 00:18:01 +0000241/*
242 * Initializes on-chip MMC controllers.
243 * to override, implement board_mmc_init()
244 */
245int cpu_mmc_init(bd_t *bis)
246{
Jason Liu83aa8fe2011-11-25 00:18:01 +0000247 return fsl_esdhc_mmc_init(bis);
Jason Liu83aa8fe2011-11-25 00:18:01 +0000248}
Benoît Thébaudeau58d22322012-08-17 10:42:55 +0000249#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +0000250
Peng Fan39945c12018-11-20 10:19:25 +0000251#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6479f512012-04-29 08:11:13 +0000252u32 get_ahb_clk(void)
253{
254 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
255 u32 reg, ahb_podf;
256
257 reg = __raw_readl(&imx_ccm->cbcdr);
258 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
259 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
260
261 return get_periph_clk() / (ahb_podf + 1);
262}
Adrian Alonso9f883e02015-09-02 13:54:23 -0500263#endif
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000264
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000265void arch_preboot_os(void)
266{
Marek Vasut81647a32019-06-09 03:50:51 +0200267#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harveyc22f2ea2017-05-12 12:58:41 -0700268 imx_pcie_remove();
269#endif
Simon Glassab3055a2017-06-14 21:28:25 -0600270#if defined(CONFIG_SATA)
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200271 if (!is_mx6sdl()) {
272 sata_remove(0);
Soeren Mocha517d022014-11-27 10:11:41 +0100273#if defined(CONFIG_MX6)
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200274 disable_sata_clock();
Soeren Mocha517d022014-11-27 10:11:41 +0100275#endif
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200276 }
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +0200277#endif
278#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000279 /* disable video before launching O/S */
280 ipuv3_fb_shutdown();
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000281#endif
Igor Opaniukf5abe402019-06-04 00:05:59 +0300282#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fanf2c39922015-10-29 15:54:51 +0800283 lcdif_power_down();
284#endif
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +0200285}
Fabio Estevam16e65f62014-11-14 11:27:21 -0200286
Peng Fan39945c12018-11-20 10:19:25 +0000287#ifndef CONFIG_IMX8M
Fabio Estevam16e65f62014-11-14 11:27:21 -0200288void set_chipselect_size(int const cs_size)
289{
290 unsigned int reg;
291 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
292 reg = readl(&iomuxc_regs->gpr[1]);
293
294 switch (cs_size) {
295 case CS0_128:
296 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
297 reg |= 0x5;
298 break;
299 case CS0_64M_CS1_64M:
300 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
301 reg |= 0x1B;
302 break;
303 case CS0_64M_CS1_32M_CS2_32M:
304 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
305 reg |= 0x4B;
306 break;
307 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
308 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
309 reg |= 0x249;
310 break;
311 default:
312 printf("Unknown chip select size: %d\n", cs_size);
313 break;
314 }
315
316 writel(reg, &iomuxc_regs->gpr[1]);
317}
Peng Fana78e0ac2018-01-10 13:20:25 +0800318#endif
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200319
Peng Fan39945c12018-11-20 10:19:25 +0000320#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan7753bc72018-01-10 13:20:29 +0800321/*
322 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
323 * defines a 2-bit SPEED_GRADING
324 */
325#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fana12bf3c2018-01-10 13:20:30 +0800326enum cpu_speed {
327 OCOTP_TESTER3_SPEED_GRADE0,
328 OCOTP_TESTER3_SPEED_GRADE1,
329 OCOTP_TESTER3_SPEED_GRADE2,
330 OCOTP_TESTER3_SPEED_GRADE3,
Peng Fan6a5f9c92018-12-12 02:47:58 -0800331 OCOTP_TESTER3_SPEED_GRADE4,
Peng Fana12bf3c2018-01-10 13:20:30 +0800332};
Peng Fan7753bc72018-01-10 13:20:29 +0800333
334u32 get_cpu_speed_grade_hz(void)
335{
336 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
337 struct fuse_bank *bank = &ocotp->bank[1];
338 struct fuse_bank1_regs *fuse =
339 (struct fuse_bank1_regs *)bank->fuse_regs;
340 uint32_t val;
341
342 val = readl(&fuse->tester3);
343 val >>= OCOTP_TESTER3_SPEED_SHIFT;
Peng Fan6a5f9c92018-12-12 02:47:58 -0800344
Peng Fan0599e5e2020-01-17 16:11:29 +0800345 if (is_imx8mn() || is_imx8mp()) {
Peng Fan6a5f9c92018-12-12 02:47:58 -0800346 val &= 0xf;
347 return 2300000000 - val * 100000000;
348 }
349
350 if (is_imx8mm())
351 val &= 0x7;
352 else
353 val &= 0x3;
Peng Fan7753bc72018-01-10 13:20:29 +0800354
355 switch(val) {
Peng Fana12bf3c2018-01-10 13:20:30 +0800356 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan7753bc72018-01-10 13:20:29 +0800357 return 800000000;
Peng Fana12bf3c2018-01-10 13:20:30 +0800358 case OCOTP_TESTER3_SPEED_GRADE1:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700359 return (is_mx7() ? 500000000 : (is_imx8mq() ? 1000000000 : 1200000000));
Peng Fana12bf3c2018-01-10 13:20:30 +0800360 case OCOTP_TESTER3_SPEED_GRADE2:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700361 return (is_mx7() ? 1000000000 : (is_imx8mq() ? 1300000000 : 1600000000));
Peng Fana12bf3c2018-01-10 13:20:30 +0800362 case OCOTP_TESTER3_SPEED_GRADE3:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700363 return (is_mx7() ? 1200000000 : (is_imx8mq() ? 1500000000 : 1800000000));
Peng Fan6a5f9c92018-12-12 02:47:58 -0800364 case OCOTP_TESTER3_SPEED_GRADE4:
365 return 2000000000;
Peng Fan7753bc72018-01-10 13:20:29 +0800366 }
Peng Fana12bf3c2018-01-10 13:20:30 +0800367
Peng Fan7753bc72018-01-10 13:20:29 +0800368 return 0;
369}
370
371/*
372 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
373 * defines a 2-bit SPEED_GRADING
374 */
375#define OCOTP_TESTER3_TEMP_SHIFT 6
376
377u32 get_cpu_temp_grade(int *minc, int *maxc)
378{
379 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
380 struct fuse_bank *bank = &ocotp->bank[1];
381 struct fuse_bank1_regs *fuse =
382 (struct fuse_bank1_regs *)bank->fuse_regs;
383 uint32_t val;
384
385 val = readl(&fuse->tester3);
386 val >>= OCOTP_TESTER3_TEMP_SHIFT;
387 val &= 0x3;
388
389 if (minc && maxc) {
390 if (val == TEMP_AUTOMOTIVE) {
391 *minc = -40;
392 *maxc = 125;
393 } else if (val == TEMP_INDUSTRIAL) {
394 *minc = -40;
395 *maxc = 105;
396 } else if (val == TEMP_EXTCOMMERCIAL) {
397 *minc = -20;
398 *maxc = 105;
399 } else {
400 *minc = 0;
401 *maxc = 95;
402 }
403 }
404 return val;
405}
406#endif
407
Peng Fan88c41fd2019-09-16 03:09:34 +0000408#if defined(CONFIG_MX7) || defined(CONFIG_IMX8MQ) || defined(CONFIG_IMX8MM)
Peng Fand64a3c52018-01-10 13:20:34 +0800409enum boot_device get_boot_device(void)
410{
411 struct bootrom_sw_info **p =
412 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
413
414 enum boot_device boot_dev = SD1_BOOT;
415 u8 boot_type = (*p)->boot_dev_type;
416 u8 boot_instance = (*p)->boot_dev_instance;
417
418 switch (boot_type) {
419 case BOOT_TYPE_SD:
420 boot_dev = boot_instance + SD1_BOOT;
421 break;
422 case BOOT_TYPE_MMC:
423 boot_dev = boot_instance + MMC1_BOOT;
424 break;
425 case BOOT_TYPE_NAND:
426 boot_dev = NAND_BOOT;
427 break;
428 case BOOT_TYPE_QSPI:
429 boot_dev = QSPI_BOOT;
430 break;
431 case BOOT_TYPE_WEIM:
432 boot_dev = WEIM_NOR_BOOT;
433 break;
434 case BOOT_TYPE_SPINOR:
435 boot_dev = SPI_NOR_BOOT;
436 break;
Peng Fan39945c12018-11-20 10:19:25 +0000437#ifdef CONFIG_IMX8M
Peng Fan24d3fbc2018-01-10 13:20:35 +0800438 case BOOT_TYPE_USB:
439 boot_dev = USB_BOOT;
440 break;
441#endif
Peng Fand64a3c52018-01-10 13:20:34 +0800442 default:
443 break;
444 }
445
446 return boot_dev;
447}
448#endif
449
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200450#ifdef CONFIG_NXP_BOARD_REVISION
451int nxp_board_rev(void)
452{
453 /*
454 * Get Board ID information from OCOTP_GP1[15:8]
455 * RevA: 0x1
456 * RevB: 0x2
457 * RevC: 0x3
458 */
459 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
460 struct fuse_bank *bank = &ocotp->bank[4];
461 struct fuse_bank4_regs *fuse =
462 (struct fuse_bank4_regs *)bank->fuse_regs;
463
464 return (readl(&fuse->gp1) >> 8 & 0x0F);
465}
466
467char nxp_board_rev_string(void)
468{
469 const char *rev = "A";
470
471 return (*rev + nxp_board_rev() - 1);
472}
473#endif