blob: f27d731bfd86ef55ff9c2c73f5e64c46b2fa0efa [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamada9520b712014-10-24 01:30:43 +09007config USE_PRIVATE_LIBGCC
8 default y
9
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090010choice
11 prompt "Target select"
12
13config TARGET_COREBOOT
14 bool "Support coreboot"
Simon Glass0b36ecd2014-11-12 22:42:07 -070015 help
16 This target is used for running U-Boot on top of Coreboot. In
17 this case Coreboot does the early inititalisation, and U-Boot
18 takes over once the RAM, video and CPU are fully running.
19 U-Boot is loaded as a fallback payload from Coreboot, in
20 Coreboot terminology. This method was used for the Chromebook
21 Pixel when launched.
22
23config TARGET_CHROMEBOOK_LINK
24 bool "Support Chromebook link"
25 help
26 This is the Chromebook Pixel released in 2013. It uses an Intel
27 i5 Ivybridge which is a die-shrink of Sandybridge, with 4GB of
28 SDRAM. It has a Panther Point platform controller hub, PCIe
29 WiFi and Bluetooth. It also includes a 720p webcam, USB SD
30 reader, microphone and speakers, display port and 32GB SATA
31 solid state drive. There is a Chrome OS EC connected on LPC,
32 and it provides a 2560x1700 high resolution touch-enabled LCD
33 display.
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090034
35endchoice
36
Simon Glass98f139b2014-11-12 22:42:10 -070037config RAMBASE
38 hex
39 default 0x100000
40
41config RAMTOP
42 hex
43 default 0x200000
44
45config XIP_ROM_SIZE
46 hex
47 default 0x10000
48
49config CPU_ADDR_BITS
50 int
51 default 36
52
Simon Glass6622b342014-11-12 22:42:08 -070053config ROM_SIZE
54 hex
55 default 0x800000
56
57config HAVE_INTEL_ME
58 bool "Platform requires Intel Management Engine"
59 help
60 Newer higher-end devices have an Intel Management Engine (ME)
61 which is a very large binary blob (typically 1.5MB) which is
62 required for the platform to work. This enforces a particular
63 SPI flash format. You will need to supply the me.bin file in
64 your board directory.
65
Simon Glass0b36ecd2014-11-12 22:42:07 -070066source "arch/x86/cpu/ivybridge/Kconfig"
67
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090068source "board/chromebook-x86/coreboot/Kconfig"
69
Simon Glass0b36ecd2014-11-12 22:42:07 -070070source "board/google/chromebook_link/Kconfig"
71
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090072endmenu