blob: 8433e7db265426eb295daa7240e0fcca41005fb4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05302/*
3 * (C) Copyright 2016
4 * Author: Amit Singh Tomar, amittomer25@gmail.com
5 *
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05306 * Ethernet driver for H3/A64/A83T based SoC's
7 *
8 * It is derived from the work done by
9 * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
10 *
11*/
12
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Samuel Holland06feb812021-09-11 16:50:47 -050017#include <asm/gpio.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053018#include <asm/io.h>
Jagan Tekicb63d282019-02-28 00:26:58 +053019#include <clk.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053020#include <dm.h>
21#include <fdt_support.h>
Simon Glass9bc15642020-02-03 07:36:16 -070022#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060023#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060024#include <linux/delay.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053025#include <linux/err.h>
26#include <malloc.h>
27#include <miiphy.h>
28#include <net.h>
Jagan Tekicb63d282019-02-28 00:26:58 +053029#include <reset.h>
Andre Przywara0dd619b2020-07-06 01:40:34 +010030#include <wait_bit.h>
Andre Przywara493e8ba2022-06-08 14:56:56 +010031#include <power/regulator.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053032
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053033#define MDIO_CMD_MII_BUSY BIT(0)
34#define MDIO_CMD_MII_WRITE BIT(1)
35
36#define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
37#define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
38#define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
39#define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
Andre Przywarab41f2472020-07-06 01:40:45 +010040#define MDIO_CMD_MII_CLK_CSR_DIV_16 0x0
41#define MDIO_CMD_MII_CLK_CSR_DIV_32 0x1
42#define MDIO_CMD_MII_CLK_CSR_DIV_64 0x2
43#define MDIO_CMD_MII_CLK_CSR_DIV_128 0x3
44#define MDIO_CMD_MII_CLK_CSR_SHIFT 20
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053045
Tom Rini364d0022023-01-10 11:19:45 -050046#define CFG_TX_DESCR_NUM 32
47#define CFG_RX_DESCR_NUM 32
48#define CFG_ETH_BUFSIZE 2048 /* Note must be dma aligned */
Hans de Goedefcdb3b32016-07-27 17:31:17 +020049
50/*
51 * The datasheet says that each descriptor can transfers up to 4096 bytes
52 * But later, the register documentation reduces that value to 2048,
53 * using 2048 cause strange behaviours and even BSP driver use 2047
54 */
Tom Rini364d0022023-01-10 11:19:45 -050055#define CFG_ETH_RXSIZE 2044 /* Note must fit in ETH_BUFSIZE */
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053056
Tom Rini364d0022023-01-10 11:19:45 -050057#define TX_TOTAL_BUFSIZE (CFG_ETH_BUFSIZE * CFG_TX_DESCR_NUM)
58#define RX_TOTAL_BUFSIZE (CFG_ETH_BUFSIZE * CFG_RX_DESCR_NUM)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053059
60#define H3_EPHY_DEFAULT_VALUE 0x58000
61#define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
62#define H3_EPHY_ADDR_SHIFT 20
63#define REG_PHY_ADDR_MASK GENMASK(4, 0)
64#define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
65#define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
66#define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
67
68#define SC_RMII_EN BIT(13)
69#define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
70#define SC_ETCS_MASK GENMASK(1, 0)
71#define SC_ETCS_EXT_GMII 0x1
72#define SC_ETCS_INT_GMII 0x2
Icenowy Zheng525dc442018-11-23 00:37:48 +010073#define SC_ETXDC_MASK GENMASK(12, 10)
74#define SC_ETXDC_OFFSET 10
75#define SC_ERXDC_MASK GENMASK(9, 5)
76#define SC_ERXDC_OFFSET 5
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053077
Tom Rini364d0022023-01-10 11:19:45 -050078#define CFG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053079
80#define AHB_GATE_OFFSET_EPHY 0
81
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053082/* H3/A64 EMAC Register's offset */
83#define EMAC_CTL0 0x00
Andre Przywarae6e29cc2020-07-06 01:40:36 +010084#define EMAC_CTL0_FULL_DUPLEX BIT(0)
85#define EMAC_CTL0_SPEED_MASK GENMASK(3, 2)
86#define EMAC_CTL0_SPEED_10 (0x2 << 2)
87#define EMAC_CTL0_SPEED_100 (0x3 << 2)
88#define EMAC_CTL0_SPEED_1000 (0x0 << 2)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053089#define EMAC_CTL1 0x04
Andre Przywarae6e29cc2020-07-06 01:40:36 +010090#define EMAC_CTL1_SOFT_RST BIT(0)
91#define EMAC_CTL1_BURST_LEN_SHIFT 24
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053092#define EMAC_INT_STA 0x08
93#define EMAC_INT_EN 0x0c
94#define EMAC_TX_CTL0 0x10
Andre Przywarae6e29cc2020-07-06 01:40:36 +010095#define EMAC_TX_CTL0_TX_EN BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053096#define EMAC_TX_CTL1 0x14
Andre Przywarae6e29cc2020-07-06 01:40:36 +010097#define EMAC_TX_CTL1_TX_MD BIT(1)
98#define EMAC_TX_CTL1_TX_DMA_EN BIT(30)
99#define EMAC_TX_CTL1_TX_DMA_START BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530100#define EMAC_TX_FLOW_CTL 0x1c
101#define EMAC_TX_DMA_DESC 0x20
102#define EMAC_RX_CTL0 0x24
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100103#define EMAC_RX_CTL0_RX_EN BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530104#define EMAC_RX_CTL1 0x28
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100105#define EMAC_RX_CTL1_RX_MD BIT(1)
Andre Przywara59422822020-07-06 01:40:43 +0100106#define EMAC_RX_CTL1_RX_RUNT_FRM BIT(2)
107#define EMAC_RX_CTL1_RX_ERR_FRM BIT(3)
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100108#define EMAC_RX_CTL1_RX_DMA_EN BIT(30)
109#define EMAC_RX_CTL1_RX_DMA_START BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530110#define EMAC_RX_DMA_DESC 0x34
111#define EMAC_MII_CMD 0x48
112#define EMAC_MII_DATA 0x4c
113#define EMAC_ADDR0_HIGH 0x50
114#define EMAC_ADDR0_LOW 0x54
115#define EMAC_TX_DMA_STA 0xb0
116#define EMAC_TX_CUR_DESC 0xb4
117#define EMAC_TX_CUR_BUF 0xb8
118#define EMAC_RX_DMA_STA 0xc0
119#define EMAC_RX_CUR_DESC 0xc4
120
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100121#define EMAC_DESC_OWN_DMA BIT(31)
122#define EMAC_DESC_LAST_DESC BIT(30)
123#define EMAC_DESC_FIRST_DESC BIT(29)
124#define EMAC_DESC_CHAIN_SECOND BIT(24)
125
Andre Przywara59422822020-07-06 01:40:43 +0100126#define EMAC_DESC_RX_ERROR_MASK 0x400068db
127
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530128DECLARE_GLOBAL_DATA_PTR;
129
Samuel Hollanda8791622023-01-22 16:51:02 -0600130struct emac_variant {
Samuel Holland71b8ea32023-01-22 16:51:05 -0600131 uint syscon_offset;
Samuel Holland195bb2d2023-01-22 16:51:04 -0600132 bool soc_has_internal_phy;
Samuel Holland62a2a682023-01-22 16:51:03 -0600133 bool support_rmii;
Samuel Hollanda8791622023-01-22 16:51:02 -0600134};
135
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530136struct emac_dma_desc {
137 u32 status;
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100138 u32 ctl_size;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530139 u32 buf_addr;
140 u32 next;
141} __aligned(ARCH_DMA_MINALIGN);
142
143struct emac_eth_dev {
Tom Rini364d0022023-01-10 11:19:45 -0500144 struct emac_dma_desc rx_chain[CFG_TX_DESCR_NUM];
145 struct emac_dma_desc tx_chain[CFG_RX_DESCR_NUM];
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530146 char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
147 char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
148
149 u32 interface;
150 u32 phyaddr;
151 u32 link;
152 u32 speed;
153 u32 duplex;
154 u32 phy_configured;
155 u32 tx_currdescnum;
156 u32 rx_currdescnum;
157 u32 addr;
158 u32 tx_slot;
159 bool use_internal_phy;
160
Samuel Hollanda8791622023-01-22 16:51:02 -0600161 const struct emac_variant *variant;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530162 void *mac_reg;
Samuel Holland71b8ea32023-01-22 16:51:05 -0600163 void *sysctl_reg;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530164 struct phy_device *phydev;
165 struct mii_dev *bus;
Jagan Tekicb63d282019-02-28 00:26:58 +0530166 struct clk tx_clk;
Jagan Teki727ed792019-02-28 00:27:00 +0530167 struct clk ephy_clk;
Jagan Tekicb63d282019-02-28 00:26:58 +0530168 struct reset_ctl tx_rst;
Jagan Teki727ed792019-02-28 00:27:00 +0530169 struct reset_ctl ephy_rst;
Philipp Tomsich3297b552017-02-22 19:46:41 +0100170 struct gpio_desc reset_gpio;
Andre Przywara493e8ba2022-06-08 14:56:56 +0100171 struct udevice *phy_reg;
Philipp Tomsich3297b552017-02-22 19:46:41 +0100172};
173
Philipp Tomsich3297b552017-02-22 19:46:41 +0100174struct sun8i_eth_pdata {
175 struct eth_pdata eth_pdata;
176 u32 reset_delays[3];
Icenowy Zheng525dc442018-11-23 00:37:48 +0100177 int tx_delay_ps;
178 int rx_delay_ps;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530179};
180
181static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
182{
Philipp Tomsich3297b552017-02-22 19:46:41 +0100183 struct udevice *dev = bus->priv;
184 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100185 u32 mii_cmd;
186 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530187
Andre Przywara0dd619b2020-07-06 01:40:34 +0100188 mii_cmd = (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530189 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
Andre Przywara0dd619b2020-07-06 01:40:34 +0100190 mii_cmd |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530191 MDIO_CMD_MII_PHY_ADDR_MASK;
192
Andre Przywarab41f2472020-07-06 01:40:45 +0100193 /*
194 * The EMAC clock is either 200 or 300 MHz, so we need a divider
195 * of 128 to get the MDIO frequency below the required 2.5 MHz.
196 */
Heinrich Schuchardt6ffc0232021-06-03 07:52:41 +0000197 if (!priv->use_internal_phy)
198 mii_cmd |= MDIO_CMD_MII_CLK_CSR_DIV_128 <<
199 MDIO_CMD_MII_CLK_CSR_SHIFT;
Andre Przywarab41f2472020-07-06 01:40:45 +0100200
Andre Przywara0dd619b2020-07-06 01:40:34 +0100201 mii_cmd |= MDIO_CMD_MII_BUSY;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530202
Andre Przywara0dd619b2020-07-06 01:40:34 +0100203 writel(mii_cmd, priv->mac_reg + EMAC_MII_CMD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530204
Andre Przywara0dd619b2020-07-06 01:40:34 +0100205 ret = wait_for_bit_le32(priv->mac_reg + EMAC_MII_CMD,
206 MDIO_CMD_MII_BUSY, false,
Tom Rini364d0022023-01-10 11:19:45 -0500207 CFG_MDIO_TIMEOUT, true);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100208 if (ret < 0)
209 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530210
Andre Przywara0dd619b2020-07-06 01:40:34 +0100211 return readl(priv->mac_reg + EMAC_MII_DATA);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530212}
213
214static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
215 u16 val)
216{
Philipp Tomsich3297b552017-02-22 19:46:41 +0100217 struct udevice *dev = bus->priv;
218 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100219 u32 mii_cmd;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530220
Andre Przywara0dd619b2020-07-06 01:40:34 +0100221 mii_cmd = (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530222 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
Andre Przywara0dd619b2020-07-06 01:40:34 +0100223 mii_cmd |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530224 MDIO_CMD_MII_PHY_ADDR_MASK;
225
Andre Przywarab41f2472020-07-06 01:40:45 +0100226 /*
227 * The EMAC clock is either 200 or 300 MHz, so we need a divider
228 * of 128 to get the MDIO frequency below the required 2.5 MHz.
229 */
Heinrich Schuchardt6ffc0232021-06-03 07:52:41 +0000230 if (!priv->use_internal_phy)
231 mii_cmd |= MDIO_CMD_MII_CLK_CSR_DIV_128 <<
232 MDIO_CMD_MII_CLK_CSR_SHIFT;
Andre Przywarab41f2472020-07-06 01:40:45 +0100233
Andre Przywara0dd619b2020-07-06 01:40:34 +0100234 mii_cmd |= MDIO_CMD_MII_WRITE;
235 mii_cmd |= MDIO_CMD_MII_BUSY;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530236
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530237 writel(val, priv->mac_reg + EMAC_MII_DATA);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100238 writel(mii_cmd, priv->mac_reg + EMAC_MII_CMD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530239
Andre Przywara0dd619b2020-07-06 01:40:34 +0100240 return wait_for_bit_le32(priv->mac_reg + EMAC_MII_CMD,
241 MDIO_CMD_MII_BUSY, false,
Tom Rini364d0022023-01-10 11:19:45 -0500242 CFG_MDIO_TIMEOUT, true);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530243}
244
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530245static int sun8i_eth_write_hwaddr(struct udevice *dev)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530246{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530247 struct emac_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700248 struct eth_pdata *pdata = dev_get_plat(dev);
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530249 uchar *mac_id = pdata->enetaddr;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530250 u32 macid_lo, macid_hi;
251
252 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
253 (mac_id[3] << 24);
254 macid_hi = mac_id[4] + (mac_id[5] << 8);
255
256 writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
257 writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
258
259 return 0;
260}
261
262static void sun8i_adjust_link(struct emac_eth_dev *priv,
263 struct phy_device *phydev)
264{
265 u32 v;
266
267 v = readl(priv->mac_reg + EMAC_CTL0);
268
269 if (phydev->duplex)
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100270 v |= EMAC_CTL0_FULL_DUPLEX;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530271 else
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100272 v &= ~EMAC_CTL0_FULL_DUPLEX;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530273
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100274 v &= ~EMAC_CTL0_SPEED_MASK;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530275
276 switch (phydev->speed) {
277 case 1000:
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100278 v |= EMAC_CTL0_SPEED_1000;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530279 break;
280 case 100:
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100281 v |= EMAC_CTL0_SPEED_100;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530282 break;
283 case 10:
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100284 v |= EMAC_CTL0_SPEED_10;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530285 break;
286 }
287 writel(v, priv->mac_reg + EMAC_CTL0);
288}
289
Andre Przywara15651d82021-01-11 21:11:45 +0100290static u32 sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 reg)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530291{
292 if (priv->use_internal_phy) {
293 /* H3 based SoC's that has an Internal 100MBit PHY
294 * needs to be configured and powered up before use
295 */
Andre Przywara15651d82021-01-11 21:11:45 +0100296 reg &= ~H3_EPHY_DEFAULT_MASK;
297 reg |= H3_EPHY_DEFAULT_VALUE;
298 reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
299 reg &= ~H3_EPHY_SHUTDOWN;
300 return reg | H3_EPHY_SELECT;
301 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530302
Andre Przywara15651d82021-01-11 21:11:45 +0100303 /* This is to select External Gigabit PHY on those boards with
304 * an internal PHY. Does not hurt on other SoCs. Linux does
305 * it as well.
306 */
307 return reg & ~H3_EPHY_SELECT;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530308}
309
Icenowy Zheng525dc442018-11-23 00:37:48 +0100310static int sun8i_emac_set_syscon(struct sun8i_eth_pdata *pdata,
311 struct emac_eth_dev *priv)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530312{
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530313 u32 reg;
314
Samuel Holland71b8ea32023-01-22 16:51:05 -0600315 reg = readl(priv->sysctl_reg);
Lothar Feltene8cbced2018-07-13 10:45:28 +0200316
Andre Przywara15651d82021-01-11 21:11:45 +0100317 reg = sun8i_emac_set_syscon_ephy(priv, reg);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530318
319 reg &= ~(SC_ETCS_MASK | SC_EPIT);
Samuel Holland62a2a682023-01-22 16:51:03 -0600320 if (priv->variant->support_rmii)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530321 reg &= ~SC_RMII_EN;
322
323 switch (priv->interface) {
324 case PHY_INTERFACE_MODE_MII:
325 /* default */
326 break;
327 case PHY_INTERFACE_MODE_RGMII:
Andre Przywara43bb1582020-11-14 17:37:46 +0000328 case PHY_INTERFACE_MODE_RGMII_ID:
329 case PHY_INTERFACE_MODE_RGMII_RXID:
330 case PHY_INTERFACE_MODE_RGMII_TXID:
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530331 reg |= SC_EPIT | SC_ETCS_INT_GMII;
332 break;
333 case PHY_INTERFACE_MODE_RMII:
Samuel Holland62a2a682023-01-22 16:51:03 -0600334 if (priv->variant->support_rmii) {
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530335 reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
Samuel Holland62a2a682023-01-22 16:51:03 -0600336 break;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530337 }
Andre Przywara252d7d32025-03-27 15:33:02 +0000338 fallthrough;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530339 default:
340 debug("%s: Invalid PHY interface\n", __func__);
341 return -EINVAL;
342 }
343
Icenowy Zheng525dc442018-11-23 00:37:48 +0100344 if (pdata->tx_delay_ps)
345 reg |= ((pdata->tx_delay_ps / 100) << SC_ETXDC_OFFSET)
346 & SC_ETXDC_MASK;
347
348 if (pdata->rx_delay_ps)
349 reg |= ((pdata->rx_delay_ps / 100) << SC_ERXDC_OFFSET)
350 & SC_ERXDC_MASK;
351
Samuel Holland71b8ea32023-01-22 16:51:05 -0600352 writel(reg, priv->sysctl_reg);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530353
354 return 0;
355}
356
357static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
358{
359 struct phy_device *phydev;
360
361 phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
362 if (!phydev)
363 return -ENODEV;
364
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530365 priv->phydev = phydev;
366 phy_config(priv->phydev);
367
368 return 0;
369}
370
Andre Przywara2e7dd262020-07-06 01:40:40 +0100371#define cache_clean_descriptor(desc) \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200372 flush_dcache_range((uintptr_t)(desc), \
Andre Przywara2e7dd262020-07-06 01:40:40 +0100373 (uintptr_t)(desc) + sizeof(struct emac_dma_desc))
374
375#define cache_inv_descriptor(desc) \
376 invalidate_dcache_range((uintptr_t)(desc), \
377 (uintptr_t)(desc) + sizeof(struct emac_dma_desc))
378
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530379static void rx_descs_init(struct emac_eth_dev *priv)
380{
381 struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
382 char *rxbuffs = &priv->rxbuffer[0];
383 struct emac_dma_desc *desc_p;
Andre Przywara4ab675e2020-07-06 01:40:41 +0100384 int i;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530385
Andre Przywara7408b092020-07-06 01:40:37 +0100386 /*
387 * Make sure we don't have dirty cache lines around, which could
388 * be cleaned to DRAM *after* the MAC has already written data to it.
389 */
390 invalidate_dcache_range((uintptr_t)desc_table_p,
391 (uintptr_t)desc_table_p + sizeof(priv->rx_chain));
392 invalidate_dcache_range((uintptr_t)rxbuffs,
393 (uintptr_t)rxbuffs + sizeof(priv->rxbuffer));
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530394
Tom Rini364d0022023-01-10 11:19:45 -0500395 for (i = 0; i < CFG_RX_DESCR_NUM; i++) {
Andre Przywara4ab675e2020-07-06 01:40:41 +0100396 desc_p = &desc_table_p[i];
Tom Rini364d0022023-01-10 11:19:45 -0500397 desc_p->buf_addr = (uintptr_t)&rxbuffs[i * CFG_ETH_BUFSIZE];
Andre Przywara4ab675e2020-07-06 01:40:41 +0100398 desc_p->next = (uintptr_t)&desc_table_p[i + 1];
Tom Rini364d0022023-01-10 11:19:45 -0500399 desc_p->ctl_size = CFG_ETH_RXSIZE;
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100400 desc_p->status = EMAC_DESC_OWN_DMA;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530401 }
402
403 /* Correcting the last pointer of the chain */
404 desc_p->next = (uintptr_t)&desc_table_p[0];
405
406 flush_dcache_range((uintptr_t)priv->rx_chain,
407 (uintptr_t)priv->rx_chain +
408 sizeof(priv->rx_chain));
409
410 writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
411 priv->rx_currdescnum = 0;
412}
413
414static void tx_descs_init(struct emac_eth_dev *priv)
415{
416 struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
417 char *txbuffs = &priv->txbuffer[0];
418 struct emac_dma_desc *desc_p;
Andre Przywara4ab675e2020-07-06 01:40:41 +0100419 int i;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530420
Tom Rini364d0022023-01-10 11:19:45 -0500421 for (i = 0; i < CFG_TX_DESCR_NUM; i++) {
Andre Przywara4ab675e2020-07-06 01:40:41 +0100422 desc_p = &desc_table_p[i];
Tom Rini364d0022023-01-10 11:19:45 -0500423 desc_p->buf_addr = (uintptr_t)&txbuffs[i * CFG_ETH_BUFSIZE];
Andre Przywara4ab675e2020-07-06 01:40:41 +0100424 desc_p->next = (uintptr_t)&desc_table_p[i + 1];
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100425 desc_p->ctl_size = 0;
Andre Przywaradf6f2712020-07-06 01:40:33 +0100426 desc_p->status = 0;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530427 }
428
429 /* Correcting the last pointer of the chain */
430 desc_p->next = (uintptr_t)&desc_table_p[0];
431
Andre Przywara8cd89602020-07-06 01:40:38 +0100432 /* Flush the first TX buffer descriptor we will tell the MAC about. */
Andre Przywara2e7dd262020-07-06 01:40:40 +0100433 cache_clean_descriptor(desc_table_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530434
435 writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
436 priv->tx_currdescnum = 0;
437}
438
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530439static int sun8i_emac_eth_start(struct udevice *dev)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530440{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530441 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara874145f2020-07-06 01:40:32 +0100442 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530443
Andre Przywara6bdc70e2020-07-06 01:40:42 +0100444 /* Soft reset MAC */
445 writel(EMAC_CTL1_SOFT_RST, priv->mac_reg + EMAC_CTL1);
446 ret = wait_for_bit_le32(priv->mac_reg + EMAC_CTL1,
447 EMAC_CTL1_SOFT_RST, false, 10, true);
448 if (ret) {
449 printf("%s: Timeout\n", __func__);
450 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530451 }
452
453 /* Rewrite mac address after reset */
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530454 sun8i_eth_write_hwaddr(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530455
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100456 /* transmission starts after the full frame arrived in TX DMA FIFO */
457 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_MD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530458
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100459 /*
460 * RX DMA reads data from RX DMA FIFO to host memory after a
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530461 * complete frame has been written to RX DMA FIFO
462 */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100463 setbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_MD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530464
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100465 /* DMA burst length */
466 writel(8 << EMAC_CTL1_BURST_LEN_SHIFT, priv->mac_reg + EMAC_CTL1);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530467
468 /* Initialize rx/tx descriptors */
469 rx_descs_init(priv);
470 tx_descs_init(priv);
471
472 /* PHY Start Up */
Andre Przywara874145f2020-07-06 01:40:32 +0100473 ret = phy_startup(priv->phydev);
474 if (ret)
475 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530476
477 sun8i_adjust_link(priv, priv->phydev);
478
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100479 /* Start RX/TX DMA */
Andre Przywara59422822020-07-06 01:40:43 +0100480 setbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_DMA_EN |
481 EMAC_RX_CTL1_RX_ERR_FRM | EMAC_RX_CTL1_RX_RUNT_FRM);
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100482 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530483
484 /* Enable RX/TX */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100485 setbits_le32(priv->mac_reg + EMAC_RX_CTL0, EMAC_RX_CTL0_RX_EN);
486 setbits_le32(priv->mac_reg + EMAC_TX_CTL0, EMAC_TX_CTL0_TX_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530487
488 return 0;
489}
490
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530491static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530492{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530493 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530494 u32 status, desc_num = priv->rx_currdescnum;
495 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
Andre Przywara59422822020-07-06 01:40:43 +0100496 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
497 int length;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530498
499 /* Invalidate entire buffer descriptor */
Andre Przywara2e7dd262020-07-06 01:40:40 +0100500 cache_inv_descriptor(desc_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530501
502 status = desc_p->status;
503
504 /* Check for DMA own bit */
Andre Przywara59422822020-07-06 01:40:43 +0100505 if (status & EMAC_DESC_OWN_DMA)
506 return -EAGAIN;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530507
Andre Przywara59422822020-07-06 01:40:43 +0100508 length = (status >> 16) & 0x3fff;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530509
Andre Przywara59422822020-07-06 01:40:43 +0100510 /* make sure we read from DRAM, not our cache */
511 invalidate_dcache_range(data_start,
512 data_start + roundup(length, ARCH_DMA_MINALIGN));
513
514 if (status & EMAC_DESC_RX_ERROR_MASK) {
515 debug("RX: packet error: 0x%x\n",
516 status & EMAC_DESC_RX_ERROR_MASK);
517 return 0;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530518 }
Andre Przywara59422822020-07-06 01:40:43 +0100519 if (length < 0x40) {
520 debug("RX: Bad Packet (runt)\n");
521 return 0;
522 }
523
Tom Rini364d0022023-01-10 11:19:45 -0500524 if (length > CFG_ETH_RXSIZE) {
Andre Przywara59422822020-07-06 01:40:43 +0100525 debug("RX: Too large packet (%d bytes)\n", length);
526 return 0;
527 }
528
529 *packetp = (uchar *)(ulong)desc_p->buf_addr;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530530
531 return length;
532}
533
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530534static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530535{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530536 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100537 u32 desc_num = priv->tx_currdescnum;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530538 struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530539 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
540 uintptr_t data_end = data_start +
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530541 roundup(length, ARCH_DMA_MINALIGN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530542
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100543 desc_p->ctl_size = length | EMAC_DESC_CHAIN_SECOND;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530544
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530545 memcpy((void *)data_start, packet, length);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530546
547 /* Flush data to be sent */
548 flush_dcache_range(data_start, data_end);
549
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100550 /* frame begin and end */
551 desc_p->ctl_size |= EMAC_DESC_LAST_DESC | EMAC_DESC_FIRST_DESC;
552 desc_p->status = EMAC_DESC_OWN_DMA;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530553
Andre Przywara2e7dd262020-07-06 01:40:40 +0100554 /* make sure the MAC reads the actual data from DRAM */
555 cache_clean_descriptor(desc_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530556
557 /* Move to next Descriptor and wrap around */
Tom Rini364d0022023-01-10 11:19:45 -0500558 if (++desc_num >= CFG_TX_DESCR_NUM)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530559 desc_num = 0;
560 priv->tx_currdescnum = desc_num;
561
562 /* Start the DMA */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100563 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_START);
564
565 /*
566 * Since we copied the data above, we return here without waiting
567 * for the packet to be actually send out.
568 */
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530569
570 return 0;
571}
572
Sean Anderson4702aa22020-09-15 10:45:00 -0400573static int sun8i_emac_board_setup(struct udevice *dev,
574 struct emac_eth_dev *priv)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530575{
Jagan Tekicb63d282019-02-28 00:26:58 +0530576 int ret;
577
578 ret = clk_enable(&priv->tx_clk);
579 if (ret) {
580 dev_err(dev, "failed to enable TX clock\n");
581 return ret;
582 }
583
584 if (reset_valid(&priv->tx_rst)) {
585 ret = reset_deassert(&priv->tx_rst);
586 if (ret) {
587 dev_err(dev, "failed to deassert TX reset\n");
588 goto err_tx_clk;
589 }
590 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530591
Jagan Teki727ed792019-02-28 00:27:00 +0530592 /* Only H3/H5 have clock controls for internal EPHY */
593 if (clk_valid(&priv->ephy_clk)) {
594 ret = clk_enable(&priv->ephy_clk);
595 if (ret) {
596 dev_err(dev, "failed to enable EPHY TX clock\n");
597 return ret;
598 }
599 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530600
Jagan Teki727ed792019-02-28 00:27:00 +0530601 if (reset_valid(&priv->ephy_rst)) {
602 ret = reset_deassert(&priv->ephy_rst);
603 if (ret) {
604 dev_err(dev, "failed to deassert EPHY TX clock\n");
605 return ret;
Lothar Feltenacb9a5b2018-07-13 10:45:27 +0200606 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530607 }
608
Jagan Tekicb63d282019-02-28 00:26:58 +0530609 return 0;
Lothar Feltene8cbced2018-07-13 10:45:28 +0200610
Jagan Tekicb63d282019-02-28 00:26:58 +0530611err_tx_clk:
612 clk_disable(&priv->tx_clk);
613 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530614}
615
Philipp Tomsich3297b552017-02-22 19:46:41 +0100616static int sun8i_mdio_reset(struct mii_dev *bus)
617{
618 struct udevice *dev = bus->priv;
619 struct emac_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700620 struct sun8i_eth_pdata *pdata = dev_get_plat(dev);
Philipp Tomsich3297b552017-02-22 19:46:41 +0100621 int ret;
622
623 if (!dm_gpio_is_valid(&priv->reset_gpio))
624 return 0;
625
626 /* reset the phy */
627 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
628 if (ret)
629 return ret;
630
631 udelay(pdata->reset_delays[0]);
632
633 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
634 if (ret)
635 return ret;
636
637 udelay(pdata->reset_delays[1]);
638
639 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
640 if (ret)
641 return ret;
642
643 udelay(pdata->reset_delays[2]);
644
645 return 0;
646}
Philipp Tomsich3297b552017-02-22 19:46:41 +0100647
648static int sun8i_mdio_init(const char *name, struct udevice *priv)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530649{
650 struct mii_dev *bus = mdio_alloc();
651
652 if (!bus) {
653 debug("Failed to allocate MDIO bus\n");
654 return -ENOMEM;
655 }
656
657 bus->read = sun8i_mdio_read;
658 bus->write = sun8i_mdio_write;
659 snprintf(bus->name, sizeof(bus->name), name);
660 bus->priv = (void *)priv;
Philipp Tomsich3297b552017-02-22 19:46:41 +0100661 bus->reset = sun8i_mdio_reset;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530662
663 return mdio_register(bus);
664}
665
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530666static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
667 int length)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530668{
669 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530670 u32 desc_num = priv->rx_currdescnum;
671 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530672
Andre Przywara2e7dd262020-07-06 01:40:40 +0100673 /* give the current descriptor back to the MAC */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100674 desc_p->status |= EMAC_DESC_OWN_DMA;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530675
676 /* Flush Status field of descriptor */
Andre Przywara2e7dd262020-07-06 01:40:40 +0100677 cache_clean_descriptor(desc_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530678
679 /* Move to next desc and wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500680 if (++desc_num >= CFG_RX_DESCR_NUM)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530681 desc_num = 0;
682 priv->rx_currdescnum = desc_num;
683
684 return 0;
685}
686
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530687static void sun8i_emac_eth_stop(struct udevice *dev)
688{
689 struct emac_eth_dev *priv = dev_get_priv(dev);
690
691 /* Stop Rx/Tx transmitter */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100692 clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, EMAC_RX_CTL0_RX_EN);
693 clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, EMAC_TX_CTL0_TX_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530694
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100695 /* Stop RX/TX DMA */
696 clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_EN);
697 clrbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_DMA_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530698
699 phy_shutdown(priv->phydev);
700}
701
702static int sun8i_emac_eth_probe(struct udevice *dev)
703{
Simon Glassfa20e932020-12-03 16:55:20 -0700704 struct sun8i_eth_pdata *sun8i_pdata = dev_get_plat(dev);
Icenowy Zheng525dc442018-11-23 00:37:48 +0100705 struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530706 struct emac_eth_dev *priv = dev_get_priv(dev);
Jagan Tekicb63d282019-02-28 00:26:58 +0530707 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530708
709 priv->mac_reg = (void *)pdata->iobase;
710
Sean Anderson4702aa22020-09-15 10:45:00 -0400711 ret = sun8i_emac_board_setup(dev, priv);
Jagan Tekicb63d282019-02-28 00:26:58 +0530712 if (ret)
713 return ret;
714
Icenowy Zheng525dc442018-11-23 00:37:48 +0100715 sun8i_emac_set_syscon(sun8i_pdata, priv);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530716
Andre Przywara493e8ba2022-06-08 14:56:56 +0100717 if (priv->phy_reg)
718 regulator_set_enable(priv->phy_reg, true);
719
Philipp Tomsich3297b552017-02-22 19:46:41 +0100720 sun8i_mdio_init(dev->name, dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530721 priv->bus = miiphy_get_dev_by_name(dev->name);
722
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530723 return sun8i_phy_init(priv, dev);
724}
725
726static const struct eth_ops sun8i_emac_eth_ops = {
727 .start = sun8i_emac_eth_start,
728 .write_hwaddr = sun8i_eth_write_hwaddr,
729 .send = sun8i_emac_eth_send,
730 .recv = sun8i_emac_eth_recv,
731 .free_pkt = sun8i_eth_free_pkt,
732 .stop = sun8i_emac_eth_stop,
733};
734
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530735static int sun8i_handle_internal_phy(struct udevice *dev, struct emac_eth_dev *priv)
Jagan Teki727ed792019-02-28 00:27:00 +0530736{
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530737 struct ofnode_phandle_args phandle;
738 int ret;
Jagan Teki727ed792019-02-28 00:27:00 +0530739
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530740 ret = ofnode_parse_phandle_with_args(dev_ofnode(dev), "phy-handle",
741 NULL, 0, 0, &phandle);
742 if (ret)
743 return ret;
Jagan Teki727ed792019-02-28 00:27:00 +0530744
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530745 /* If the PHY node is not a child of the internal MDIO bus, we are
746 * using some external PHY.
747 */
748 if (!ofnode_device_is_compatible(ofnode_get_parent(phandle.node),
749 "allwinner,sun8i-h3-mdio-internal"))
Emmanuel Vadot98be8be2019-07-19 22:26:38 +0200750 return 0;
751
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530752 ret = clk_get_by_index_nodev(phandle.node, 0, &priv->ephy_clk);
Jagan Teki727ed792019-02-28 00:27:00 +0530753 if (ret) {
754 dev_err(dev, "failed to get EPHY TX clock\n");
755 return ret;
756 }
757
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530758 ret = reset_get_by_index_nodev(phandle.node, 0, &priv->ephy_rst);
Jagan Teki727ed792019-02-28 00:27:00 +0530759 if (ret) {
760 dev_err(dev, "failed to get EPHY TX reset\n");
761 return ret;
762 }
763
764 priv->use_internal_phy = true;
765
766 return 0;
767}
768
Simon Glassaad29ae2020-12-03 16:55:21 -0700769static int sun8i_emac_eth_of_to_plat(struct udevice *dev)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530770{
Simon Glassfa20e932020-12-03 16:55:20 -0700771 struct sun8i_eth_pdata *sun8i_pdata = dev_get_plat(dev);
Philipp Tomsich3297b552017-02-22 19:46:41 +0100772 struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530773 struct emac_eth_dev *priv = dev_get_priv(dev);
Samuel Holland71b8ea32023-01-22 16:51:05 -0600774 phys_addr_t syscon_base;
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100775 const fdt32_t *reg;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700776 int node = dev_of_offset(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530777 int offset = 0;
Philipp Tomsich3297b552017-02-22 19:46:41 +0100778 int reset_flags = GPIOD_IS_OUT;
Jagan Tekicb63d282019-02-28 00:26:58 +0530779 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530780
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900781 pdata->iobase = dev_read_addr(dev);
Andre Przywaraba3a96d2018-04-04 01:31:16 +0100782 if (pdata->iobase == FDT_ADDR_T_NONE) {
783 debug("%s: Cannot find MAC base address\n", __func__);
784 return -EINVAL;
785 }
786
Samuel Hollanda8791622023-01-22 16:51:02 -0600787 priv->variant = (const void *)dev_get_driver_data(dev);
Lothar Feltene8cbced2018-07-13 10:45:28 +0200788
789 if (!priv->variant) {
790 printf("%s: Missing variant\n", __func__);
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100791 return -EINVAL;
792 }
Lothar Feltene8cbced2018-07-13 10:45:28 +0200793
Jagan Tekicb63d282019-02-28 00:26:58 +0530794 ret = clk_get_by_name(dev, "stmmaceth", &priv->tx_clk);
795 if (ret) {
796 dev_err(dev, "failed to get TX clock\n");
797 return ret;
798 }
799
800 ret = reset_get_by_name(dev, "stmmaceth", &priv->tx_rst);
801 if (ret && ret != -ENOENT) {
802 dev_err(dev, "failed to get TX reset\n");
803 return ret;
804 }
805
Jagan Teki1cfc64c2019-02-28 00:26:51 +0530806 offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "syscon");
807 if (offset < 0) {
808 debug("%s: cannot find syscon node\n", __func__);
809 return -EINVAL;
810 }
811
812 reg = fdt_getprop(gd->fdt_blob, offset, "reg", NULL);
813 if (!reg) {
814 debug("%s: cannot find reg property in syscon node\n",
815 __func__);
816 return -EINVAL;
817 }
Samuel Holland71b8ea32023-01-22 16:51:05 -0600818
819 syscon_base = fdt_translate_address((void *)gd->fdt_blob, offset, reg);
820 if (syscon_base == FDT_ADDR_T_NONE) {
Jagan Teki1cfc64c2019-02-28 00:26:51 +0530821 debug("%s: Cannot find syscon base address\n", __func__);
822 return -EINVAL;
Andre Przywaraba3a96d2018-04-04 01:31:16 +0100823 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530824
Samuel Holland71b8ea32023-01-22 16:51:05 -0600825 priv->sysctl_reg = (void *)syscon_base + priv->variant->syscon_offset;
826
Andre Przywara493e8ba2022-06-08 14:56:56 +0100827 device_get_supply_regulator(dev, "phy-supply", &priv->phy_reg);
828
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530829 pdata->phy_interface = -1;
830 priv->phyaddr = -1;
831 priv->use_internal_phy = false;
832
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100833 offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "phy-handle");
Maksim Kiseleveda99312024-01-20 19:26:24 +0300834 if (offset >= 0)
835 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530836
Marek BehĂșnbc194772022-04-07 00:33:01 +0200837 pdata->phy_interface = dev_read_phy_mode(dev);
Samuel Holland712cc892022-07-15 00:20:56 -0500838 debug("phy interface %d\n", pdata->phy_interface);
Marek BehĂșn48631e42022-04-07 00:33:03 +0200839 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530840 return -EINVAL;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530841
Samuel Holland195bb2d2023-01-22 16:51:04 -0600842 if (priv->variant->soc_has_internal_phy) {
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530843 ret = sun8i_handle_internal_phy(dev, priv);
Jagan Teki727ed792019-02-28 00:27:00 +0530844 if (ret)
845 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530846 }
847
848 priv->interface = pdata->phy_interface;
849
Icenowy Zheng525dc442018-11-23 00:37:48 +0100850 sun8i_pdata->tx_delay_ps = fdtdec_get_int(gd->fdt_blob, node,
851 "allwinner,tx-delay-ps", 0);
852 if (sun8i_pdata->tx_delay_ps < 0 || sun8i_pdata->tx_delay_ps > 700)
853 printf("%s: Invalid TX delay value %d\n", __func__,
854 sun8i_pdata->tx_delay_ps);
855
856 sun8i_pdata->rx_delay_ps = fdtdec_get_int(gd->fdt_blob, node,
857 "allwinner,rx-delay-ps", 0);
858 if (sun8i_pdata->rx_delay_ps < 0 || sun8i_pdata->rx_delay_ps > 3100)
859 printf("%s: Invalid RX delay value %d\n", __func__,
860 sun8i_pdata->rx_delay_ps);
861
Simon Glass7a494432017-05-17 17:18:09 -0600862 if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
Philipp Tomsich3297b552017-02-22 19:46:41 +0100863 "snps,reset-active-low"))
864 reset_flags |= GPIOD_ACTIVE_LOW;
865
866 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
867 &priv->reset_gpio, reset_flags);
868
869 if (ret == 0) {
Simon Glass7a494432017-05-17 17:18:09 -0600870 ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
Philipp Tomsich3297b552017-02-22 19:46:41 +0100871 "snps,reset-delays-us",
872 sun8i_pdata->reset_delays, 3);
873 } else if (ret == -ENOENT) {
874 ret = 0;
875 }
Philipp Tomsich3297b552017-02-22 19:46:41 +0100876
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530877 return 0;
878}
879
Samuel Hollanda8791622023-01-22 16:51:02 -0600880static const struct emac_variant emac_variant_a83t = {
Samuel Holland71b8ea32023-01-22 16:51:05 -0600881 .syscon_offset = 0x30,
Samuel Hollanda8791622023-01-22 16:51:02 -0600882};
883
884static const struct emac_variant emac_variant_h3 = {
Samuel Holland71b8ea32023-01-22 16:51:05 -0600885 .syscon_offset = 0x30,
Samuel Holland195bb2d2023-01-22 16:51:04 -0600886 .soc_has_internal_phy = true,
Samuel Holland62a2a682023-01-22 16:51:03 -0600887 .support_rmii = true,
Samuel Hollanda8791622023-01-22 16:51:02 -0600888};
889
890static const struct emac_variant emac_variant_r40 = {
Samuel Holland71b8ea32023-01-22 16:51:05 -0600891 .syscon_offset = 0x164,
Samuel Hollanda8791622023-01-22 16:51:02 -0600892};
893
Michael Walle1b3b9a42024-05-13 22:56:09 +0200894static const struct emac_variant emac_variant_v3s = {
895 .syscon_offset = 0x30,
896 .soc_has_internal_phy = true,
897};
898
Samuel Hollanda8791622023-01-22 16:51:02 -0600899static const struct emac_variant emac_variant_a64 = {
Samuel Holland71b8ea32023-01-22 16:51:05 -0600900 .syscon_offset = 0x30,
Samuel Holland62a2a682023-01-22 16:51:03 -0600901 .support_rmii = true,
Samuel Hollanda8791622023-01-22 16:51:02 -0600902};
903
904static const struct emac_variant emac_variant_h6 = {
Samuel Holland71b8ea32023-01-22 16:51:05 -0600905 .syscon_offset = 0x30,
Samuel Holland62a2a682023-01-22 16:51:03 -0600906 .support_rmii = true,
Samuel Hollanda8791622023-01-22 16:51:02 -0600907};
908
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530909static const struct udevice_id sun8i_emac_eth_ids[] = {
Samuel Hollanda8791622023-01-22 16:51:02 -0600910 { .compatible = "allwinner,sun8i-a83t-emac",
911 .data = (ulong)&emac_variant_a83t },
912 { .compatible = "allwinner,sun8i-h3-emac",
913 .data = (ulong)&emac_variant_h3 },
914 { .compatible = "allwinner,sun8i-r40-gmac",
915 .data = (ulong)&emac_variant_r40 },
Michael Walle1b3b9a42024-05-13 22:56:09 +0200916 { .compatible = "allwinner,sun8i-v3s-emac",
917 .data = (ulong)&emac_variant_v3s },
Samuel Hollanda8791622023-01-22 16:51:02 -0600918 { .compatible = "allwinner,sun50i-a64-emac",
919 .data = (ulong)&emac_variant_a64 },
920 { .compatible = "allwinner,sun50i-h6-emac",
921 .data = (ulong)&emac_variant_h6 },
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530922 { }
923};
924
925U_BOOT_DRIVER(eth_sun8i_emac) = {
926 .name = "eth_sun8i_emac",
927 .id = UCLASS_ETH,
928 .of_match = sun8i_emac_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700929 .of_to_plat = sun8i_emac_eth_of_to_plat,
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530930 .probe = sun8i_emac_eth_probe,
931 .ops = &sun8i_emac_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700932 .priv_auto = sizeof(struct emac_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -0700933 .plat_auto = sizeof(struct sun8i_eth_pdata),
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530934 .flags = DM_FLAG_ALLOC_PRIV_DMA,
935};