blob: 9ec5a0a53948031a7a5d867dad502c54cac59304 [file] [log] [blame]
Wolfgang Grandegger1859b702012-02-08 22:33:25 +00001/*
2 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
3 * Copyright (C) 2010 Freescale Semiconductor, Inc.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Wolfgang Grandegger1859b702012-02-08 22:33:25 +00006 */
7
8#include <common.h>
9#include <usb.h>
10#include <errno.h>
11#include <linux/compiler.h>
12#include <usb/ehci-fsl.h>
13#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/clock.h>
Troy Kisky2714e172012-07-19 08:18:22 +000016#include <asm/imx-common/iomux-v3.h>
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000017
18#include "ehci.h"
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000019
20#define USB_OTGREGS_OFFSET 0x000
21#define USB_H1REGS_OFFSET 0x200
22#define USB_H2REGS_OFFSET 0x400
23#define USB_H3REGS_OFFSET 0x600
24#define USB_OTHERREGS_OFFSET 0x800
25
26#define USB_H1_CTRL_OFFSET 0x04
27
28#define USBPHY_CTRL 0x00000030
29#define USBPHY_CTRL_SET 0x00000034
30#define USBPHY_CTRL_CLR 0x00000038
31#define USBPHY_CTRL_TOG 0x0000003c
32
33#define USBPHY_PWD 0x00000000
34#define USBPHY_CTRL_SFTRST 0x80000000
35#define USBPHY_CTRL_CLKGATE 0x40000000
36#define USBPHY_CTRL_ENUTMILEVEL3 0x00008000
37#define USBPHY_CTRL_ENUTMILEVEL2 0x00004000
Troy Kiskyed72a9e2013-10-10 15:27:59 -070038#define USBPHY_CTRL_OTG_ID 0x08000000
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000039
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000040#define ANADIG_USB2_CHRG_DETECT_EN_B 0x00100000
41#define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B 0x00080000
42
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000043#define ANADIG_USB2_PLL_480_CTRL_BYPASS 0x00010000
44#define ANADIG_USB2_PLL_480_CTRL_ENABLE 0x00002000
45#define ANADIG_USB2_PLL_480_CTRL_POWER 0x00001000
46#define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS 0x00000040
47
48
49#define UCTRL_OVER_CUR_POL (1 << 8) /* OTG Polarity of Overcurrent */
50#define UCTRL_OVER_CUR_DIS (1 << 7) /* Disable OTG Overcurrent Detection */
51
52/* USBCMD */
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000053#define UCMD_RUN_STOP (1 << 0) /* controller run/stop */
54#define UCMD_RESET (1 << 1) /* controller reset */
55
Troy Kiskyed72a9e2013-10-10 15:27:59 -070056static const unsigned phy_bases[] = {
57 USB_PHY0_BASE_ADDR,
58 USB_PHY1_BASE_ADDR,
59};
60
61static void usb_internal_phy_clock_gate(int index, int on)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000062{
Troy Kiskyed72a9e2013-10-10 15:27:59 -070063 void __iomem *phy_reg;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000064
Troy Kiskyed72a9e2013-10-10 15:27:59 -070065 if (index >= ARRAY_SIZE(phy_bases))
66 return;
67
68 phy_reg = (void __iomem *)phy_bases[index];
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000069 phy_reg += on ? USBPHY_CTRL_CLR : USBPHY_CTRL_SET;
70 __raw_writel(USBPHY_CTRL_CLKGATE, phy_reg);
71}
72
Troy Kiskyed72a9e2013-10-10 15:27:59 -070073static void usb_power_config(int index)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000074{
Wolfgang Grandegger5d113ca2012-05-02 04:36:39 +000075 struct anatop_regs __iomem *anatop =
76 (struct anatop_regs __iomem *)ANATOP_BASE_ADDR;
Troy Kiskyed72a9e2013-10-10 15:27:59 -070077 void __iomem *chrg_detect;
78 void __iomem *pll_480_ctrl_clr;
79 void __iomem *pll_480_ctrl_set;
80
81 switch (index) {
82 case 0:
83 chrg_detect = &anatop->usb1_chrg_detect;
84 pll_480_ctrl_clr = &anatop->usb1_pll_480_ctrl_clr;
85 pll_480_ctrl_set = &anatop->usb1_pll_480_ctrl_set;
86 break;
87 case 1:
88 chrg_detect = &anatop->usb2_chrg_detect;
89 pll_480_ctrl_clr = &anatop->usb2_pll_480_ctrl_clr;
90 pll_480_ctrl_set = &anatop->usb2_pll_480_ctrl_set;
91 break;
92 default:
93 return;
94 }
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000095 /*
Troy Kiskyed72a9e2013-10-10 15:27:59 -070096 * Some phy and power's special controls
Wolfgang Grandegger1859b702012-02-08 22:33:25 +000097 * 1. The external charger detector needs to be disabled
98 * or the signal at DP will be poor
Troy Kiskyed72a9e2013-10-10 15:27:59 -070099 * 2. The PLL's power and output to usb
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000100 * is totally controlled by IC, so the Software only needs
101 * to enable them at initializtion.
102 */
103 __raw_writel(ANADIG_USB2_CHRG_DETECT_EN_B |
104 ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B,
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700105 chrg_detect);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000106
107 __raw_writel(ANADIG_USB2_PLL_480_CTRL_BYPASS,
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700108 pll_480_ctrl_clr);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000109
110 __raw_writel(ANADIG_USB2_PLL_480_CTRL_ENABLE |
111 ANADIG_USB2_PLL_480_CTRL_POWER |
112 ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS,
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700113 pll_480_ctrl_set);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000114}
115
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700116/* Return 0 : host node, <>0 : device mode */
117static int usb_phy_enable(int index, struct usb_ehci *ehci)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000118{
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700119 void __iomem *phy_reg;
120 void __iomem *phy_ctrl;
121 void __iomem *usb_cmd;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000122 u32 val;
123
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700124 if (index >= ARRAY_SIZE(phy_bases))
125 return 0;
126
127 phy_reg = (void __iomem *)phy_bases[index];
128 phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);
129 usb_cmd = (void __iomem *)&ehci->usbcmd;
130
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000131 /* Stop then Reset */
132 val = __raw_readl(usb_cmd);
133 val &= ~UCMD_RUN_STOP;
134 __raw_writel(val, usb_cmd);
135 while (__raw_readl(usb_cmd) & UCMD_RUN_STOP)
136 ;
137
138 val = __raw_readl(usb_cmd);
139 val |= UCMD_RESET;
140 __raw_writel(val, usb_cmd);
141 while (__raw_readl(usb_cmd) & UCMD_RESET)
142 ;
143
144 /* Reset USBPHY module */
145 val = __raw_readl(phy_ctrl);
146 val |= USBPHY_CTRL_SFTRST;
147 __raw_writel(val, phy_ctrl);
148 udelay(10);
149
150 /* Remove CLKGATE and SFTRST */
151 val = __raw_readl(phy_ctrl);
152 val &= ~(USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST);
153 __raw_writel(val, phy_ctrl);
154 udelay(10);
155
156 /* Power up the PHY */
157 __raw_writel(0, phy_reg + USBPHY_PWD);
158 /* enable FS/LS device */
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700159 val = __raw_readl(phy_ctrl);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000160 val |= (USBPHY_CTRL_ENUTMILEVEL2 | USBPHY_CTRL_ENUTMILEVEL3);
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700161 __raw_writel(val, phy_ctrl);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000162
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700163 return val & USBPHY_CTRL_OTG_ID;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000164}
165
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700166/* Base address for this IP block is 0x02184800 */
167struct usbnc_regs {
168 u32 ctrl[4]; /* otg/host1-3 */
169 u32 uh2_hsic_ctrl;
170 u32 uh3_hsic_ctrl;
171 u32 otg_phy_ctrl_0;
172 u32 uh1_phy_ctrl_0;
173};
174
175static void usb_oc_config(int index)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000176{
Ye.Lif93453a2014-09-15 17:23:14 +0800177 struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR +
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700178 USB_OTHERREGS_OFFSET);
179 void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl[index]);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000180 u32 val;
181
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700182 val = __raw_readl(ctrl);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000183#if CONFIG_MACH_TYPE == MACH_TYPE_MX6Q_ARM2
184 /* mx6qarm2 seems to required a different setting*/
185 val &= ~UCTRL_OVER_CUR_POL;
186#else
187 val |= UCTRL_OVER_CUR_POL;
188#endif
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700189 __raw_writel(val, ctrl);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000190
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700191 val = __raw_readl(ctrl);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000192 val |= UCTRL_OVER_CUR_DIS;
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700193 __raw_writel(val, ctrl);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000194}
195
Benoît Thébaudeau98023c12012-11-13 09:58:35 +0000196int __weak board_ehci_hcd_init(int port)
197{
198 return 0;
199}
200
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700201int __weak board_ehci_power(int port, int on)
202{
203 return 0;
204}
205
Troy Kisky7d6bbb92013-10-10 15:27:57 -0700206int ehci_hcd_init(int index, enum usb_init_type init,
207 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000208{
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700209 enum usb_init_type type;
Ye.Lif93453a2014-09-15 17:23:14 +0800210 struct usb_ehci *ehci = (struct usb_ehci *)(USB_BASE_ADDR +
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700211 (0x200 * index));
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000212
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700213 if (index > 3)
214 return -EINVAL;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000215 enable_usboh3_clk(1);
216 mdelay(1);
217
218 /* Do board specific initialization */
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700219 board_ehci_hcd_init(index);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000220
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700221 usb_power_config(index);
222 usb_oc_config(index);
223 usb_internal_phy_clock_gate(index, 1);
224 type = usb_phy_enable(index, ehci) ? USB_INIT_DEVICE : USB_INIT_HOST;
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000225
Lucas Stach3494a4c2012-09-26 00:14:35 +0200226 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
227 *hcor = (struct ehci_hcor *)((uint32_t)*hccr +
228 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000229
Troy Kiskyed72a9e2013-10-10 15:27:59 -0700230 if ((type == init) || (type == USB_INIT_DEVICE))
231 board_ehci_power(index, (type == USB_INIT_DEVICE) ? 0 : 1);
232 if (type != init)
233 return -ENODEV;
234 if (type == USB_INIT_DEVICE)
235 return 0;
236 setbits_le32(&ehci->usbmode, CM_HOST);
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000237 __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
238 setbits_le32(&ehci->portsc, USB_EN);
239
240 mdelay(10);
241
242 return 0;
243}
244
Lucas Stach3494a4c2012-09-26 00:14:35 +0200245int ehci_hcd_stop(int index)
Wolfgang Grandegger1859b702012-02-08 22:33:25 +0000246{
247 return 0;
248}