Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com> |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <clk.h> |
| 8 | #include <fdtdec.h> |
| 9 | #include <mmc.h> |
| 10 | #include <dm.h> |
| 11 | #include <linux/compat.h> |
| 12 | #include <linux/dma-direction.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/sizes.h> |
| 15 | #include <power/regulator.h> |
| 16 | #include <asm/unaligned.h> |
| 17 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 18 | #include "tmio-common.h" |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 19 | |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 20 | #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) |
| 21 | |
| 22 | /* SCC registers */ |
| 23 | #define RENESAS_SDHI_SCC_DTCNTL 0x800 |
| 24 | #define RENESAS_SDHI_SCC_DTCNTL_TAPEN BIT(0) |
| 25 | #define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT 16 |
| 26 | #define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK 0xff |
| 27 | #define RENESAS_SDHI_SCC_TAPSET 0x804 |
| 28 | #define RENESAS_SDHI_SCC_DT2FF 0x808 |
| 29 | #define RENESAS_SDHI_SCC_CKSEL 0x80c |
| 30 | #define RENESAS_SDHI_SCC_CKSEL_DTSEL BIT(0) |
| 31 | #define RENESAS_SDHI_SCC_RVSCNTL 0x810 |
| 32 | #define RENESAS_SDHI_SCC_RVSCNTL_RVSEN BIT(0) |
| 33 | #define RENESAS_SDHI_SCC_RVSREQ 0x814 |
| 34 | #define RENESAS_SDHI_SCC_RVSREQ_RVSERR BIT(2) |
| 35 | #define RENESAS_SDHI_SCC_SMPCMP 0x818 |
| 36 | #define RENESAS_SDHI_SCC_TMPPORT2 0x81c |
Marek Vasut | efea7a8 | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 37 | #define RENESAS_SDHI_SCC_TMPPORT2_HS400EN BIT(31) |
| 38 | #define RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL BIT(4) |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 39 | |
| 40 | #define RENESAS_SDHI_MAX_TAP 3 |
| 41 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 42 | static unsigned int renesas_sdhi_init_tuning(struct tmio_sd_priv *priv) |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 43 | { |
| 44 | u32 reg; |
| 45 | |
| 46 | /* Initialize SCC */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 47 | tmio_sd_writel(priv, 0, TMIO_SD_INFO1); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 48 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 49 | reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL); |
| 50 | reg &= ~TMIO_SD_CLKCTL_SCLKEN; |
| 51 | tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 52 | |
| 53 | /* Set sampling clock selection range */ |
Marek Vasut | da4873d | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 54 | tmio_sd_writel(priv, (0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) | |
| 55 | RENESAS_SDHI_SCC_DTCNTL_TAPEN, |
| 56 | RENESAS_SDHI_SCC_DTCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 57 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 58 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 59 | reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 60 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 61 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 62 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 63 | reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 64 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 65 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 66 | tmio_sd_writel(priv, 0x300 /* scc_tappos */, |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 67 | RENESAS_SDHI_SCC_DT2FF); |
| 68 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 69 | reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL); |
| 70 | reg |= TMIO_SD_CLKCTL_SCLKEN; |
| 71 | tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 72 | |
| 73 | /* Read TAPNUM */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 74 | return (tmio_sd_readl(priv, RENESAS_SDHI_SCC_DTCNTL) >> |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 75 | RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) & |
| 76 | RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK; |
| 77 | } |
| 78 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 79 | static void renesas_sdhi_reset_tuning(struct tmio_sd_priv *priv) |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 80 | { |
| 81 | u32 reg; |
| 82 | |
| 83 | /* Reset SCC */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 84 | reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL); |
| 85 | reg &= ~TMIO_SD_CLKCTL_SCLKEN; |
| 86 | tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 87 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 88 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 89 | reg &= ~RENESAS_SDHI_SCC_CKSEL_DTSEL; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 90 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 91 | |
Marek Vasut | efea7a8 | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 92 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT2); |
| 93 | reg &= ~(RENESAS_SDHI_SCC_TMPPORT2_HS400EN | |
| 94 | RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL); |
| 95 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_TMPPORT2); |
| 96 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 97 | reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL); |
| 98 | reg |= TMIO_SD_CLKCTL_SCLKEN; |
| 99 | tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 100 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 101 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 102 | reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 103 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 104 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 105 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 106 | reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 107 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 108 | } |
| 109 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 110 | static void renesas_sdhi_prepare_tuning(struct tmio_sd_priv *priv, |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 111 | unsigned long tap) |
| 112 | { |
| 113 | /* Set sampling clock position */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 114 | tmio_sd_writel(priv, tap, RENESAS_SDHI_SCC_TAPSET); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 115 | } |
| 116 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 117 | static unsigned int renesas_sdhi_compare_scc_data(struct tmio_sd_priv *priv) |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 118 | { |
| 119 | /* Get comparison of sampling data */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 120 | return tmio_sd_readl(priv, RENESAS_SDHI_SCC_SMPCMP); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 121 | } |
| 122 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 123 | static int renesas_sdhi_select_tuning(struct tmio_sd_priv *priv, |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 124 | unsigned int tap_num, unsigned int taps, |
| 125 | unsigned int smpcmp) |
| 126 | { |
| 127 | unsigned long tap_cnt; /* counter of tuning success */ |
| 128 | unsigned long tap_set; /* tap position */ |
| 129 | unsigned long tap_start;/* start position of tuning success */ |
| 130 | unsigned long tap_end; /* end position of tuning success */ |
| 131 | unsigned long ntap; /* temporary counter of tuning success */ |
| 132 | unsigned long match_cnt;/* counter of matching data */ |
| 133 | unsigned long i; |
| 134 | bool select = false; |
| 135 | u32 reg; |
| 136 | |
| 137 | /* Clear SCC_RVSREQ */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 138 | tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 139 | |
| 140 | /* Merge the results */ |
| 141 | for (i = 0; i < tap_num * 2; i++) { |
| 142 | if (!(taps & BIT(i))) { |
| 143 | taps &= ~BIT(i % tap_num); |
| 144 | taps &= ~BIT((i % tap_num) + tap_num); |
| 145 | } |
| 146 | if (!(smpcmp & BIT(i))) { |
| 147 | smpcmp &= ~BIT(i % tap_num); |
| 148 | smpcmp &= ~BIT((i % tap_num) + tap_num); |
| 149 | } |
| 150 | } |
| 151 | |
| 152 | /* |
| 153 | * Find the longest consecutive run of successful probes. If that |
| 154 | * is more than RENESAS_SDHI_MAX_TAP probes long then use the |
| 155 | * center index as the tap. |
| 156 | */ |
| 157 | tap_cnt = 0; |
| 158 | ntap = 0; |
| 159 | tap_start = 0; |
| 160 | tap_end = 0; |
| 161 | for (i = 0; i < tap_num * 2; i++) { |
| 162 | if (taps & BIT(i)) |
| 163 | ntap++; |
| 164 | else { |
| 165 | if (ntap > tap_cnt) { |
| 166 | tap_start = i - ntap; |
| 167 | tap_end = i - 1; |
| 168 | tap_cnt = ntap; |
| 169 | } |
| 170 | ntap = 0; |
| 171 | } |
| 172 | } |
| 173 | |
| 174 | if (ntap > tap_cnt) { |
| 175 | tap_start = i - ntap; |
| 176 | tap_end = i - 1; |
| 177 | tap_cnt = ntap; |
| 178 | } |
| 179 | |
| 180 | /* |
| 181 | * If all of the TAP is OK, the sampling clock position is selected by |
| 182 | * identifying the change point of data. |
| 183 | */ |
| 184 | if (tap_cnt == tap_num * 2) { |
| 185 | match_cnt = 0; |
| 186 | ntap = 0; |
| 187 | tap_start = 0; |
| 188 | tap_end = 0; |
| 189 | for (i = 0; i < tap_num * 2; i++) { |
| 190 | if (smpcmp & BIT(i)) |
| 191 | ntap++; |
| 192 | else { |
| 193 | if (ntap > match_cnt) { |
| 194 | tap_start = i - ntap; |
| 195 | tap_end = i - 1; |
| 196 | match_cnt = ntap; |
| 197 | } |
| 198 | ntap = 0; |
| 199 | } |
| 200 | } |
| 201 | if (ntap > match_cnt) { |
| 202 | tap_start = i - ntap; |
| 203 | tap_end = i - 1; |
| 204 | match_cnt = ntap; |
| 205 | } |
| 206 | if (match_cnt) |
| 207 | select = true; |
| 208 | } else if (tap_cnt >= RENESAS_SDHI_MAX_TAP) |
| 209 | select = true; |
| 210 | |
| 211 | if (select) |
| 212 | tap_set = ((tap_start + tap_end) / 2) % tap_num; |
| 213 | else |
| 214 | return -EIO; |
| 215 | |
| 216 | /* Set SCC */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 217 | tmio_sd_writel(priv, tap_set, RENESAS_SDHI_SCC_TAPSET); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 218 | |
| 219 | /* Enable auto re-tuning */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 220 | reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 221 | reg |= RENESAS_SDHI_SCC_RVSCNTL_RVSEN; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 222 | tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 223 | |
| 224 | return 0; |
| 225 | } |
| 226 | |
| 227 | int renesas_sdhi_execute_tuning(struct udevice *dev, uint opcode) |
| 228 | { |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 229 | struct tmio_sd_priv *priv = dev_get_priv(dev); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 230 | struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); |
| 231 | struct mmc *mmc = upriv->mmc; |
| 232 | unsigned int tap_num; |
| 233 | unsigned int taps = 0, smpcmp = 0; |
| 234 | int i, ret = 0; |
| 235 | u32 caps; |
| 236 | |
| 237 | /* Only supported on Renesas RCar */ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 238 | if (!(priv->caps & TMIO_SD_CAP_RCAR_UHS)) |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 239 | return -EINVAL; |
| 240 | |
| 241 | /* clock tuning is not needed for upto 52MHz */ |
| 242 | if (!((mmc->selected_mode == MMC_HS_200) || |
| 243 | (mmc->selected_mode == UHS_SDR104) || |
| 244 | (mmc->selected_mode == UHS_SDR50))) |
| 245 | return 0; |
| 246 | |
| 247 | tap_num = renesas_sdhi_init_tuning(priv); |
| 248 | if (!tap_num) |
| 249 | /* Tuning is not supported */ |
| 250 | goto out; |
| 251 | |
| 252 | if (tap_num * 2 >= sizeof(taps) * 8) { |
| 253 | dev_err(dev, |
| 254 | "Too many taps, skipping tuning. Please consider updating size of taps field of tmio_mmc_host\n"); |
| 255 | goto out; |
| 256 | } |
| 257 | |
| 258 | /* Issue CMD19 twice for each tap */ |
| 259 | for (i = 0; i < 2 * tap_num; i++) { |
| 260 | renesas_sdhi_prepare_tuning(priv, i % tap_num); |
| 261 | |
| 262 | /* Force PIO for the tuning */ |
| 263 | caps = priv->caps; |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 264 | priv->caps &= ~TMIO_SD_CAP_DMA_INTERNAL; |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 265 | |
| 266 | ret = mmc_send_tuning(mmc, opcode, NULL); |
| 267 | |
| 268 | priv->caps = caps; |
| 269 | |
| 270 | if (ret == 0) |
| 271 | taps |= BIT(i); |
| 272 | |
| 273 | ret = renesas_sdhi_compare_scc_data(priv); |
| 274 | if (ret == 0) |
| 275 | smpcmp |= BIT(i); |
| 276 | |
| 277 | mdelay(1); |
| 278 | } |
| 279 | |
| 280 | ret = renesas_sdhi_select_tuning(priv, tap_num, taps, smpcmp); |
| 281 | |
| 282 | out: |
| 283 | if (ret < 0) { |
| 284 | dev_warn(dev, "Tuning procedure failed\n"); |
| 285 | renesas_sdhi_reset_tuning(priv); |
| 286 | } |
| 287 | |
| 288 | return ret; |
| 289 | } |
| 290 | #endif |
| 291 | |
| 292 | static int renesas_sdhi_set_ios(struct udevice *dev) |
| 293 | { |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 294 | int ret = tmio_sd_set_ios(dev); |
Marek Vasut | 33d3818 | 2018-04-09 20:47:31 +0200 | [diff] [blame] | 295 | |
| 296 | mdelay(10); |
| 297 | |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 298 | #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 299 | struct tmio_sd_priv *priv = dev_get_priv(dev); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 300 | |
Marek Vasut | 3577380 | 2018-10-28 15:30:06 +0100 | [diff] [blame] | 301 | if (priv->caps & TMIO_SD_CAP_RCAR_UHS) |
| 302 | renesas_sdhi_reset_tuning(priv); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 303 | #endif |
| 304 | |
| 305 | return ret; |
| 306 | } |
| 307 | |
Marek Vasut | 576a6d9 | 2018-10-28 19:28:56 +0100 | [diff] [blame] | 308 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) |
| 309 | static int renesas_sdhi_wait_dat0(struct udevice *dev, int state, int timeout) |
| 310 | { |
| 311 | int ret = -ETIMEDOUT; |
| 312 | bool dat0_high; |
| 313 | bool target_dat0_high = !!state; |
| 314 | struct tmio_sd_priv *priv = dev_get_priv(dev); |
| 315 | |
| 316 | timeout = DIV_ROUND_UP(timeout, 10); /* check every 10 us. */ |
| 317 | while (timeout--) { |
| 318 | dat0_high = !!(tmio_sd_readl(priv, TMIO_SD_INFO2) & TMIO_SD_INFO2_DAT0); |
| 319 | if (dat0_high == target_dat0_high) { |
| 320 | ret = 0; |
| 321 | break; |
| 322 | } |
| 323 | udelay(10); |
| 324 | } |
| 325 | |
| 326 | return ret; |
| 327 | } |
| 328 | #endif |
| 329 | |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 330 | static const struct dm_mmc_ops renesas_sdhi_ops = { |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 331 | .send_cmd = tmio_sd_send_cmd, |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 332 | .set_ios = renesas_sdhi_set_ios, |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 333 | .get_cd = tmio_sd_get_cd, |
Marek Vasut | 576a6d9 | 2018-10-28 19:28:56 +0100 | [diff] [blame] | 334 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 335 | .execute_tuning = renesas_sdhi_execute_tuning, |
| 336 | #endif |
Marek Vasut | 576a6d9 | 2018-10-28 19:28:56 +0100 | [diff] [blame] | 337 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) |
| 338 | .wait_dat0 = renesas_sdhi_wait_dat0, |
| 339 | #endif |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 340 | }; |
| 341 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 342 | #define RENESAS_GEN2_QUIRKS TMIO_SD_CAP_RCAR_GEN2 |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 343 | #define RENESAS_GEN3_QUIRKS \ |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 344 | TMIO_SD_CAP_64BIT | TMIO_SD_CAP_RCAR_GEN3 | TMIO_SD_CAP_RCAR_UHS |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 345 | |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 346 | static const struct udevice_id renesas_sdhi_match[] = { |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 347 | { .compatible = "renesas,sdhi-r8a7790", .data = RENESAS_GEN2_QUIRKS }, |
| 348 | { .compatible = "renesas,sdhi-r8a7791", .data = RENESAS_GEN2_QUIRKS }, |
| 349 | { .compatible = "renesas,sdhi-r8a7792", .data = RENESAS_GEN2_QUIRKS }, |
| 350 | { .compatible = "renesas,sdhi-r8a7793", .data = RENESAS_GEN2_QUIRKS }, |
| 351 | { .compatible = "renesas,sdhi-r8a7794", .data = RENESAS_GEN2_QUIRKS }, |
| 352 | { .compatible = "renesas,sdhi-r8a7795", .data = RENESAS_GEN3_QUIRKS }, |
| 353 | { .compatible = "renesas,sdhi-r8a7796", .data = RENESAS_GEN3_QUIRKS }, |
| 354 | { .compatible = "renesas,sdhi-r8a77965", .data = RENESAS_GEN3_QUIRKS }, |
| 355 | { .compatible = "renesas,sdhi-r8a77970", .data = RENESAS_GEN3_QUIRKS }, |
Marek Vasut | 8b2ae7d | 2018-04-26 13:19:29 +0200 | [diff] [blame] | 356 | { .compatible = "renesas,sdhi-r8a77990", .data = RENESAS_GEN3_QUIRKS }, |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 357 | { .compatible = "renesas,sdhi-r8a77995", .data = RENESAS_GEN3_QUIRKS }, |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 358 | { /* sentinel */ } |
| 359 | }; |
| 360 | |
Marek Vasut | da90a1b | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 361 | static ulong renesas_sdhi_clk_get_rate(struct tmio_sd_priv *priv) |
| 362 | { |
| 363 | return clk_get_rate(&priv->clk); |
| 364 | } |
| 365 | |
Marek Vasut | b59180a | 2018-06-13 08:02:55 +0200 | [diff] [blame^] | 366 | static void renesas_sdhi_filter_caps(struct udevice *dev) |
| 367 | { |
| 368 | struct tmio_sd_plat *plat = dev_get_platdata(dev); |
| 369 | struct tmio_sd_priv *priv = dev_get_priv(dev); |
| 370 | |
| 371 | if (!(priv->caps & TMIO_SD_CAP_RCAR_GEN3)) |
| 372 | return; |
| 373 | |
| 374 | /* HS400 is not supported on H3 ES1.x and M3W ES1.0,ES1.1 */ |
| 375 | if (((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7795) && |
| 376 | (rmobile_get_cpu_rev_integer() <= 1)) || |
| 377 | ((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7796) && |
| 378 | (rmobile_get_cpu_rev_integer() == 1) && |
| 379 | (rmobile_get_cpu_rev_fraction() <= 1))) |
| 380 | plat->cfg.host_caps &= ~MMC_MODE_HS400; |
| 381 | } |
| 382 | |
Marek Vasut | abe3e95 | 2018-04-08 17:45:23 +0200 | [diff] [blame] | 383 | static int renesas_sdhi_probe(struct udevice *dev) |
| 384 | { |
Masahiro Yamada | 19989d83 | 2018-04-20 18:14:24 +0900 | [diff] [blame] | 385 | struct tmio_sd_priv *priv = dev_get_priv(dev); |
Marek Vasut | abe3e95 | 2018-04-08 17:45:23 +0200 | [diff] [blame] | 386 | u32 quirks = dev_get_driver_data(dev); |
Marek Vasut | 1949d48 | 2018-04-08 18:14:22 +0200 | [diff] [blame] | 387 | struct fdt_resource reg_res; |
| 388 | DECLARE_GLOBAL_DATA_PTR; |
| 389 | int ret; |
| 390 | |
Marek Vasut | da90a1b | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 391 | priv->clk_get_rate = renesas_sdhi_clk_get_rate; |
| 392 | |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 393 | if (quirks == RENESAS_GEN2_QUIRKS) { |
| 394 | ret = fdt_get_resource(gd->fdt_blob, dev_of_offset(dev), |
| 395 | "reg", 0, ®_res); |
| 396 | if (ret < 0) { |
| 397 | dev_err(dev, "\"reg\" resource not found, ret=%i\n", |
| 398 | ret); |
| 399 | return ret; |
| 400 | } |
Marek Vasut | 1949d48 | 2018-04-08 18:14:22 +0200 | [diff] [blame] | 401 | |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 402 | if (fdt_resource_size(®_res) == 0x100) |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 403 | quirks |= TMIO_SD_CAP_16BIT; |
Marek Vasut | 9db9e6a | 2018-04-08 18:49:52 +0200 | [diff] [blame] | 404 | } |
Marek Vasut | abe3e95 | 2018-04-08 17:45:23 +0200 | [diff] [blame] | 405 | |
Marek Vasut | da90a1b | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 406 | ret = clk_get_by_index(dev, 0, &priv->clk); |
Masahiro Yamada | 19989d83 | 2018-04-20 18:14:24 +0900 | [diff] [blame] | 407 | if (ret < 0) { |
| 408 | dev_err(dev, "failed to get host clock\n"); |
| 409 | return ret; |
| 410 | } |
| 411 | |
| 412 | /* set to max rate */ |
Marek Vasut | da90a1b | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 413 | ret = clk_set_rate(&priv->clk, 200000000); |
| 414 | if (ret < 0) { |
Masahiro Yamada | 19989d83 | 2018-04-20 18:14:24 +0900 | [diff] [blame] | 415 | dev_err(dev, "failed to set rate for host clock\n"); |
Marek Vasut | da90a1b | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 416 | clk_free(&priv->clk); |
| 417 | return ret; |
Masahiro Yamada | 19989d83 | 2018-04-20 18:14:24 +0900 | [diff] [blame] | 418 | } |
| 419 | |
Marek Vasut | da90a1b | 2018-06-13 08:02:55 +0200 | [diff] [blame] | 420 | ret = clk_enable(&priv->clk); |
Masahiro Yamada | 19989d83 | 2018-04-20 18:14:24 +0900 | [diff] [blame] | 421 | if (ret) { |
| 422 | dev_err(dev, "failed to enable host clock\n"); |
| 423 | return ret; |
| 424 | } |
| 425 | |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 426 | ret = tmio_sd_probe(dev, quirks); |
Marek Vasut | b59180a | 2018-06-13 08:02:55 +0200 | [diff] [blame^] | 427 | |
| 428 | renesas_sdhi_filter_caps(dev); |
| 429 | |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 430 | #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) |
Marek Vasut | 3577380 | 2018-10-28 15:30:06 +0100 | [diff] [blame] | 431 | if (!ret && (priv->caps & TMIO_SD_CAP_RCAR_UHS)) |
Marek Vasut | da70ebb | 2018-08-30 15:27:26 +0200 | [diff] [blame] | 432 | renesas_sdhi_reset_tuning(priv); |
Marek Vasut | e0781e4 | 2018-04-08 19:09:17 +0200 | [diff] [blame] | 433 | #endif |
| 434 | return ret; |
Marek Vasut | abe3e95 | 2018-04-08 17:45:23 +0200 | [diff] [blame] | 435 | } |
| 436 | |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 437 | U_BOOT_DRIVER(renesas_sdhi) = { |
| 438 | .name = "renesas-sdhi", |
| 439 | .id = UCLASS_MMC, |
| 440 | .of_match = renesas_sdhi_match, |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 441 | .bind = tmio_sd_bind, |
Marek Vasut | abe3e95 | 2018-04-08 17:45:23 +0200 | [diff] [blame] | 442 | .probe = renesas_sdhi_probe, |
Marek Vasut | fd83e76 | 2018-04-13 23:51:33 +0200 | [diff] [blame] | 443 | .priv_auto_alloc_size = sizeof(struct tmio_sd_priv), |
| 444 | .platdata_auto_alloc_size = sizeof(struct tmio_sd_plat), |
Marek Vasut | 06485cf | 2018-04-08 15:22:58 +0200 | [diff] [blame] | 445 | .ops = &renesas_sdhi_ops, |
| 446 | }; |