blob: 3aa19e6715ba29e178e51fe33517c6b88fd9163c [file] [log] [blame]
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08001/* Copyright 2014 Freescale Semiconductor, Inc.
2 *
3 * SPDX-License-Identifier: GPL-2.0+
4 */
5
6#include <common.h>
Simon Glassa73bda42015-11-08 23:47:45 -07007#include <console.h>
Simon Glass4bc2ad22017-08-03 12:21:56 -06008#include <environment.h>
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08009#include <malloc.h>
10#include <ns16550.h>
11#include <nand.h>
12#include <i2c.h>
13#include <mmc.h>
14#include <fsl_esdhc.h>
15#include <spi_flash.h>
16#include "../common/qixis.h"
17#include "t102xqds_qixis.h"
Simon Glassdd8e2242016-09-24 18:20:10 -060018#include "../common/spl.h"
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080019
20DECLARE_GLOBAL_DATA_PTR;
21
22phys_size_t get_effective_memsize(void)
23{
24 return CONFIG_SYS_L3_SIZE;
25}
26
27unsigned long get_board_sys_clk(void)
28{
29 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
30
31 switch (sysclk_conf & 0x0F) {
32 case QIXIS_SYSCLK_83:
33 return 83333333;
34 case QIXIS_SYSCLK_100:
35 return 100000000;
36 case QIXIS_SYSCLK_125:
37 return 125000000;
38 case QIXIS_SYSCLK_133:
39 return 133333333;
40 case QIXIS_SYSCLK_150:
41 return 150000000;
42 case QIXIS_SYSCLK_160:
43 return 160000000;
44 case QIXIS_SYSCLK_166:
45 return 166666666;
46 }
47 return 66666666;
48}
49
50unsigned long get_board_ddr_clk(void)
51{
52 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
53
54 switch ((ddrclk_conf & 0x30) >> 4) {
55 case QIXIS_DDRCLK_100:
56 return 100000000;
57 case QIXIS_DDRCLK_125:
58 return 125000000;
59 case QIXIS_DDRCLK_133:
60 return 133333333;
61 }
62 return 66666666;
63}
64
65void board_init_f(ulong bootflag)
66{
67 u32 plat_ratio, sys_clk, ccb_clk;
68 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
69
York Suna5b5d882016-11-18 13:11:12 -080070#if defined(CONFIG_ARCH_T1040) && defined(CONFIG_SPL_NAND_BOOT)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080071 /*
72 * There is T1040 SoC issue where NOR, FPGA are inaccessible during
73 * NAND boot because IFC signals > IFC_AD7 are not enabled.
74 * This workaround changes RCW source to make all signals enabled.
75 */
76 u32 porsr1, pinctl;
77#define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
78
79 porsr1 = in_be32(&gur->porsr1);
80 pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK)) | 0x24800000);
81 out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000), pinctl);
82#endif
83
84 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
85 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
86
87 /* Update GD pointer */
88 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
89
90 console_init_f();
91
92 /* initialize selected port with appropriate baud rate */
93 sys_clk = get_board_sys_clk();
94 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
95 ccb_clk = sys_clk * plat_ratio / 2;
96
97 NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
98 ccb_clk / 16 / CONFIG_BAUDRATE);
99
100#if defined(CONFIG_SPL_MMC_BOOT)
101 puts("\nSD boot...\n");
102#elif defined(CONFIG_SPL_SPI_BOOT)
103 puts("\nSPI boot...\n");
104#elif defined(CONFIG_SPL_NAND_BOOT)
105 puts("\nNAND boot...\n");
106#endif
107
108 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
109}
110
111void board_init_r(gd_t *gd, ulong dest_addr)
112{
113 bd_t *bd;
114
115 bd = (bd_t *)(gd + sizeof(gd_t));
116 memset(bd, 0, sizeof(bd_t));
117 gd->bd = bd;
118 bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
119 bd->bi_memsize = CONFIG_SYS_L3_SIZE;
120
Simon Glass302445a2017-01-23 13:31:22 -0700121 arch_cpu_init();
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800122 get_clocks();
123 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
124 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -0400125 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800126
127#ifdef CONFIG_SPL_NAND_BOOT
128 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
129 (uchar *)CONFIG_ENV_ADDR);
130#endif
131#ifdef CONFIG_SPL_MMC_BOOT
132 mmc_initialize(bd);
133 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
134 (uchar *)CONFIG_ENV_ADDR);
135#endif
136#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassdd8e2242016-09-24 18:20:10 -0600137 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
138 (uchar *)CONFIG_ENV_ADDR);
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800139#endif
140
141 gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -0600142 gd->env_valid = ENV_VALID;
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800143
144 i2c_init_all();
145
Simon Glassd35f3382017-04-06 12:47:05 -0600146 dram_init();
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800147
148#ifdef CONFIG_SPL_MMC_BOOT
149 mmc_boot();
150#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600151 fsl_spi_boot();
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800152#elif defined(CONFIG_SPL_NAND_BOOT)
153 nand_boot();
154#endif
155}