blob: f38160a2ba9c75342a7c9484a6f4b729774a9d9a [file] [log] [blame]
wdenkef5fe752003-03-12 10:41:04 +00001/*
2**=====================================================================
3**
4** Copyright (C) 2000, 2001, 2002, 2003
5** The LEOX team <team@leox.org>, http://www.leox.org
6**
7** LEOX.org is about the development of free hardware and software resources
8** for system on chip.
9**
10** Description: U-Boot port on the LEOX's ELPT860 CPU board
11** ~~~~~~~~~~~
12**
13**=====================================================================
14**
15** This program is free software; you can redistribute it and/or
16** modify it under the terms of the GNU General Public License as
17** published by the Free Software Foundation; either version 2 of
18** the License, or (at your option) any later version.
19**
20** This program is distributed in the hope that it will be useful,
21** but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkda55c6e2004-01-20 23:12:12 +000022** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkef5fe752003-03-12 10:41:04 +000023** GNU General Public License for more details.
24**
25** You should have received a copy of the GNU General Public License
26** along with this program; if not, write to the Free Software
27** Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28** MA 02111-1307 USA
29**
30**=====================================================================
31*/
32
33/*
34 * board/config.h - configuration options, board specific
35 */
36
37#ifndef __CONFIG_H
38#define __CONFIG_H
39
40
41/*
42 * High Level Configuration Options
43 * (easy to change)
44 */
45
46#define CONFIG_MPC860 1 /* It's a MPC860, in fact a 860T CPU */
47#define CONFIG_MPC860T 1
48#define CONFIG_ELPT860 1 /* ...on a LEOX's ELPT860 CPU board */
49
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020050#define CONFIG_SYS_TEXT_BASE 0x02000000
51
wdenkda55c6e2004-01-20 23:12:12 +000052#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenkef5fe752003-03-12 10:41:04 +000053#undef CONFIG_8xx_CONS_SMC2
54#undef CONFIG_8xx_CONS_NONE
55
wdenkda55c6e2004-01-20 23:12:12 +000056#define CONFIG_CLOCKS_IN_MHZ 1 /* Clock passed to Linux (<2.4.5) in MHz */
57#define CONFIG_8xx_GCLK_FREQ 50000000 /* MPC860T runs at 50MHz */
wdenkef5fe752003-03-12 10:41:04 +000058
59#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
60
wdenkda55c6e2004-01-20 23:12:12 +000061#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Peter Tyserd3d9a502009-09-16 22:03:08 -050062#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenkef5fe752003-03-12 10:41:04 +000063
64/* BOOT arguments */
wdenkda55c6e2004-01-20 23:12:12 +000065#define CONFIG_PREBOOT \
66 "echo;" \
67 "echo Type \"run nfsboot\" to mount root filesystem over NFS;" \
wdenkef5fe752003-03-12 10:41:04 +000068 "echo"
69
wdenk57b2d802003-06-27 21:31:46 +000070#undef CONFIG_BOOTARGS
wdenkef5fe752003-03-12 10:41:04 +000071
wdenkda55c6e2004-01-20 23:12:12 +000072#define CONFIG_EXTRA_ENV_SETTINGS \
wdenkef5fe752003-03-12 10:41:04 +000073 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010074 "rootargs=setenv rootpath /tftp/${ipaddr}\0" \
wdenkef5fe752003-03-12 10:41:04 +000075 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010076 "nfsroot=${serverip}:${rootpath}\0" \
77 "addip=setenv bootargs ${bootargs} " \
78 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
79 ":${hostname}:eth0:off panic=1\0" \
wdenkef5fe752003-03-12 10:41:04 +000080 "ramboot=tftp 400000 /home/paugaml/pMulti;" \
wdenk57b2d802003-06-27 21:31:46 +000081 "run ramargs;bootm\0" \
wdenkef5fe752003-03-12 10:41:04 +000082 "nfsboot=tftp 400000 /home/paugaml/uImage;" \
wdenk57b2d802003-06-27 21:31:46 +000083 "run rootargs;run nfsargs;run addip;bootm\0" \
wdenkef5fe752003-03-12 10:41:04 +000084 ""
85#define CONFIG_BOOTCOMMAND "run ramboot"
86
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050087/*
88 * BOOTP options
89 */
90#define CONFIG_BOOTP_SUBNETMASK
91#define CONFIG_BOOTP_GATEWAY
92#define CONFIG_BOOTP_HOSTNAME
93#define CONFIG_BOOTP_BOOTPATH
94#define CONFIG_BOOTP_BOOTFILESIZE
95
wdenkef5fe752003-03-12 10:41:04 +000096
97#undef CONFIG_WATCHDOG /* watchdog disabled */
98#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
99#undef CONFIG_RTC_MPC8xx /* internal RTC MPC8xx unused */
wdenkda55c6e2004-01-20 23:12:12 +0000100#define CONFIG_RTC_DS164x 1 /* RTC is a Dallas DS1646 */
wdenkef5fe752003-03-12 10:41:04 +0000101
102#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkef5fe752003-03-12 10:41:04 +0000104
wdenkef5fe752003-03-12 10:41:04 +0000105
Jon Loeligerdbb2b542007-07-07 20:56:05 -0500106/*
107 * Command line configuration.
108 */
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_ASKENV
112#define CONFIG_CMD_DATE
113
wdenkef5fe752003-03-12 10:41:04 +0000114
115/*
116 * Miscellaneous configurable options
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_LONGHELP /* undef to save memory */
119#define CONFIG_SYS_PROMPT "LEOX_elpt860: " /* Monitor Command Prompt */
wdenkef5fe752003-03-12 10:41:04 +0000120
Jon Loeligerdbb2b542007-07-07 20:56:05 -0500121#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkef5fe752003-03-12 10:41:04 +0000123#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkef5fe752003-03-12 10:41:04 +0000125#endif
126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
128#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
129#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkef5fe752003-03-12 10:41:04 +0000130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
132#define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
wdenkef5fe752003-03-12 10:41:04 +0000133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenkef5fe752003-03-12 10:41:04 +0000135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkef5fe752003-03-12 10:41:04 +0000137
138/*
139 * Environment Variables and Storages
140 */
wdenkda55c6e2004-01-20 23:12:12 +0000141#define CONFIG_ENV_OVERWRITE 1 /* Allow Overwrite of serial# & ethaddr */
wdenkef5fe752003-03-12 10:41:04 +0000142
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200143#undef CONFIG_ENV_IS_IN_NVRAM /* Environment is in NVRAM */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200144#undef CONFIG_ENV_IS_IN_EEPROM /* Environment is in I2C EEPROM */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200145#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment is in FLASH */
wdenkef5fe752003-03-12 10:41:04 +0000146
wdenkda55c6e2004-01-20 23:12:12 +0000147#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkef5fe752003-03-12 10:41:04 +0000149
wdenkda55c6e2004-01-20 23:12:12 +0000150#define CONFIG_ETHADDR 00:01:77:00:60:40
151#define CONFIG_IPADDR 192.168.0.30
152#define CONFIG_NETMASK 255.255.255.0
wdenkef5fe752003-03-12 10:41:04 +0000153
wdenkda55c6e2004-01-20 23:12:12 +0000154#define CONFIG_SERVERIP 192.168.0.1
155#define CONFIG_GATEWAYIP 192.168.0.1
wdenkef5fe752003-03-12 10:41:04 +0000156
157/*
158 * Low Level Configuration Settings
159 * (address mappings, register initial values, etc.)
160 * You should know what you are doing if you make changes here.
161 */
162
163/*-----------------------------------------------------------------------
164 * Internal Memory Mapped Register
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_IMMR 0xFF000000
wdenkef5fe752003-03-12 10:41:04 +0000167
168/*-----------------------------------------------------------------------
169 * Definitions for initial stack pointer and data area (in DPRAM)
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
172#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
173#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
174#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
175#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkef5fe752003-03-12 10:41:04 +0000176
177/*-----------------------------------------------------------------------
178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkef5fe752003-03-12 10:41:04 +0000181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_SDRAM_BASE 0x00000000
183#define CONFIG_SYS_FLASH_BASE 0x02000000
184#define CONFIG_SYS_NVRAM_BASE 0x03000000
wdenkef5fe752003-03-12 10:41:04 +0000185
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200186#if defined(CONFIG_ENV_IS_IN_FLASH)
wdenkef5fe752003-03-12 10:41:04 +0000187# if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188# define CONFIG_SYS_MONITOR_LEN (320 << 10) /* Reserve 320 kB for Monitor */
wdenkef5fe752003-03-12 10:41:04 +0000189# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190# define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenkef5fe752003-03-12 10:41:04 +0000191# endif
192#else
193# if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194# define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenkef5fe752003-03-12 10:41:04 +0000195# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196# define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenkef5fe752003-03-12 10:41:04 +0000197# endif
198#endif
199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
201#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkef5fe752003-03-12 10:41:04 +0000202
203/*
204 * For booting Linux, the board info and command line data
205 * have to be in the first 8 MB of memory, since this is
206 * the maximum mapped by the Linux kernel during initialization.
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkef5fe752003-03-12 10:41:04 +0000209
210/*-----------------------------------------------------------------------
211 * FLASH organization
212 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
214#define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
wdenkef5fe752003-03-12 10:41:04 +0000215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
217#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkef5fe752003-03-12 10:41:04 +0000218
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200219#if defined(CONFIG_ENV_IS_IN_FLASH)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200220# define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
221# define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
wdenkef5fe752003-03-12 10:41:04 +0000222#endif
223
224/*-----------------------------------------------------------------------
225 * NVRAM organization
226 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_NVRAM_BASE_ADDR CONFIG_SYS_NVRAM_BASE /* Base address of NVRAM area */
228#define CONFIG_SYS_NVRAM_SIZE ((128*1024)-8) /* clock regs resident in the */
wdenk57b2d802003-06-27 21:31:46 +0000229 /* 8 top NVRAM locations */
wdenkef5fe752003-03-12 10:41:04 +0000230
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200231#if defined(CONFIG_ENV_IS_IN_NVRAM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232# define CONFIG_ENV_ADDR CONFIG_SYS_NVRAM_BASE /* Base address of NVRAM area */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200233# define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenkef5fe752003-03-12 10:41:04 +0000234#endif
235
236/*-----------------------------------------------------------------------
237 * Cache Configuration
238 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
wdenkef5fe752003-03-12 10:41:04 +0000240
Jon Loeligerdbb2b542007-07-07 20:56:05 -0500241#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242# define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkef5fe752003-03-12 10:41:04 +0000243#endif
244
245/*-----------------------------------------------------------------------
246 * SYPCR - System Protection Control 11-9
247 * SYPCR can only be written once after reset!
248 *-----------------------------------------------------------------------
249 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
250 */
251#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252# define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk57b2d802003-06-27 21:31:46 +0000253 SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
wdenkef5fe752003-03-12 10:41:04 +0000254#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255# define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk57b2d802003-06-27 21:31:46 +0000256 SYPCR_SWP)
wdenkef5fe752003-03-12 10:41:04 +0000257#endif
258
259/*-----------------------------------------------------------------------
260 * SUMCR - SIU Module Configuration 11-6
261 *-----------------------------------------------------------------------
262 * PCMCIA config., multi-function pin tri-state
263 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11)
wdenkef5fe752003-03-12 10:41:04 +0000265
266/*-----------------------------------------------------------------------
267 * TBSCR - Time Base Status and Control 11-26
268 *-----------------------------------------------------------------------
269 * Clear Reference Interrupt Status, Timebase freezing enabled
270 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkef5fe752003-03-12 10:41:04 +0000272
273/*-----------------------------------------------------------------------
274 * RTCSC - Real-Time Clock Status and Control Register 11-27
275 *-----------------------------------------------------------------------
276 * Once-per-Second Interrupt, Alarm Interrupt, RTC freezing enabled, RTC
277 * enabled
278 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkef5fe752003-03-12 10:41:04 +0000280
281/*-----------------------------------------------------------------------
282 * PISCR - Periodic Interrupt Status and Control 11-31
283 *-----------------------------------------------------------------------
284 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
285 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkef5fe752003-03-12 10:41:04 +0000287
288/*-----------------------------------------------------------------------
289 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
290 *-----------------------------------------------------------------------
291 * Reset PLL lock status sticky bit, timer expired status bit and timer
292 * interrupt status bit - leave PLL multiplication factor unchanged !
293 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkef5fe752003-03-12 10:41:04 +0000295
296/*-----------------------------------------------------------------------
297 * SCCR - System Clock and reset Control Register 15-27
298 *-----------------------------------------------------------------------
299 * Set clock output, timebase and RTC source and divider,
300 * power management and some other internal clocks
301 */
302#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenkef5fe752003-03-12 10:41:04 +0000304 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
305 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
306 SCCR_DFALCD00)
307
308/*-----------------------------------------------------------------------
309 * Chip Selects + SDRAM timings + Memory Periodic Timer Prescaler
310 *-----------------------------------------------------------------------
311 *
312 */
313#ifdef DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314# define CONFIG_SYS_DER 0xFFE7400F /* Debug Enable Register */
wdenkef5fe752003-03-12 10:41:04 +0000315#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316# define CONFIG_SYS_DER 0
wdenkef5fe752003-03-12 10:41:04 +0000317#endif
318
319/*
320 * Init Memory Controller:
321 * ~~~~~~~~~~~~~~~~~~~~~~
322 *
323 * BR0 and OR0 (FLASH)
324 */
325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
wdenkef5fe752003-03-12 10:41:04 +0000327
328/* used to re-map FLASH both when starting from SRAM or FLASH:
329 * restrict access enough to keep SRAM working (if any)
330 * but not too much to meddle with FLASH accesses
331 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* 16 MB between each CSx */
wdenkef5fe752003-03-12 10:41:04 +0000333
334/* FLASH timing: ACS = 11, TRLX = 0, CSNT = 0, SCY = 8, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_BI | OR_SCY_8_CLK)
wdenkef5fe752003-03-12 10:41:04 +0000336
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
338#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenkef5fe752003-03-12 10:41:04 +0000339
340/*
341 * BR1 and OR1 (SDRAM)
342 *
343 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define SDRAM_BASE1_PRELIM CONFIG_SYS_SDRAM_BASE /* SDRAM bank #0 */
wdenkda55c6e2004-01-20 23:12:12 +0000345#define SDRAM_MAX_SIZE 0x02000000 /* 32 MB MAX for CS1 */
wdenkef5fe752003-03-12 10:41:04 +0000346
wdenkda55c6e2004-01-20 23:12:12 +0000347/* SDRAM timing: */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000000
wdenkef5fe752003-03-12 10:41:04 +0000349
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_OR1_PRELIM ((2 * CONFIG_SYS_PRELIM_OR_AM) | CONFIG_SYS_OR_TIMING_SDRAM )
351#define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenkef5fe752003-03-12 10:41:04 +0000352
353/*
354 * BR2 and OR2 (NVRAM)
355 *
356 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define NVRAM_BASE1_PRELIM CONFIG_SYS_NVRAM_BASE /* NVRAM bank #0 */
wdenkda55c6e2004-01-20 23:12:12 +0000358#define NVRAM_MAX_SIZE 0x00020000 /* 128 KB MAX for CS2 */
wdenkef5fe752003-03-12 10:41:04 +0000359
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_OR2_PRELIM 0xFFF80160
361#define CONFIG_SYS_BR2_PRELIM ((NVRAM_BASE1_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenkef5fe752003-03-12 10:41:04 +0000362
363/*
364 * Memory Periodic Timer Prescaler
365 */
366
367/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenkef5fe752003-03-12 10:41:04 +0000369
370/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
372#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkef5fe752003-03-12 10:41:04 +0000373
wdenkda55c6e2004-01-20 23:12:12 +0000374/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
376#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkef5fe752003-03-12 10:41:04 +0000377
378/*
379 * MAMR settings for SDRAM
380 */
381
382/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkef5fe752003-03-12 10:41:04 +0000384 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
385 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
386/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkef5fe752003-03-12 10:41:04 +0000388 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
389 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
390
wdenkef5fe752003-03-12 10:41:04 +0000391#endif /* __CONFIG_H */