Bin Meng | 2229c4c | 2015-05-07 21:34:08 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com> |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <pci.h> |
Bin Meng | ceb9793 | 2015-05-11 07:36:30 +0800 | [diff] [blame] | 9 | #include <pci_rom.h> |
Bin Meng | a8b70a1 | 2015-05-24 00:12:33 +0800 | [diff] [blame^] | 10 | #include <asm/pci.h> |
| 11 | #include <asm/arch/qemu.h> |
Bin Meng | 2229c4c | 2015-05-07 21:34:08 +0800 | [diff] [blame] | 12 | |
| 13 | DECLARE_GLOBAL_DATA_PTR; |
| 14 | |
| 15 | void board_pci_setup_hose(struct pci_controller *hose) |
| 16 | { |
| 17 | hose->first_busno = 0; |
| 18 | hose->last_busno = 0; |
| 19 | |
| 20 | /* PCI memory space */ |
| 21 | pci_set_region(hose->regions + 0, |
| 22 | CONFIG_PCI_MEM_BUS, |
| 23 | CONFIG_PCI_MEM_PHYS, |
| 24 | CONFIG_PCI_MEM_SIZE, |
| 25 | PCI_REGION_MEM); |
| 26 | |
| 27 | /* PCI IO space */ |
| 28 | pci_set_region(hose->regions + 1, |
| 29 | CONFIG_PCI_IO_BUS, |
| 30 | CONFIG_PCI_IO_PHYS, |
| 31 | CONFIG_PCI_IO_SIZE, |
| 32 | PCI_REGION_IO); |
| 33 | |
| 34 | pci_set_region(hose->regions + 2, |
| 35 | CONFIG_PCI_PREF_BUS, |
| 36 | CONFIG_PCI_PREF_PHYS, |
| 37 | CONFIG_PCI_PREF_SIZE, |
| 38 | PCI_REGION_PREFETCH); |
| 39 | |
| 40 | pci_set_region(hose->regions + 3, |
| 41 | 0, |
| 42 | 0, |
| 43 | gd->ram_size, |
| 44 | PCI_REGION_MEM | PCI_REGION_SYS_MEMORY); |
| 45 | |
| 46 | hose->region_count = 4; |
| 47 | } |
| 48 | |
| 49 | int board_pci_post_scan(struct pci_controller *hose) |
| 50 | { |
Bin Meng | ceb9793 | 2015-05-11 07:36:30 +0800 | [diff] [blame] | 51 | int ret = 0; |
| 52 | ulong start; |
| 53 | pci_dev_t bdf; |
| 54 | struct pci_device_id graphic_card[] = { { 0x1234, 0x1111 } }; |
Bin Meng | a8b70a1 | 2015-05-24 00:12:33 +0800 | [diff] [blame^] | 55 | u16 device; |
| 56 | int pam, i; |
Bin Meng | ceb9793 | 2015-05-11 07:36:30 +0800 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * QEMU emulated graphic card shows in the PCI configuration space with |
| 60 | * PCI vendor id and device id as an artificial pair 0x1234:0x1111. |
| 61 | * It is on PCI bus 0, function 0, but device number is not consistent |
| 62 | * for the two x86 targets it supports. For i440FX and PIIX chipset |
| 63 | * board, it shows as device 2, while for Q35 and ICH9 chipset board, |
| 64 | * it shows as device 1. Here we locate its bdf at run-time based on |
| 65 | * its vendor id and device id pair so we can support both boards. |
| 66 | */ |
| 67 | bdf = pci_find_devices(graphic_card, 0); |
| 68 | if (bdf != -1) { |
| 69 | start = get_timer(0); |
| 70 | ret = pci_run_vga_bios(bdf, NULL, PCI_ROM_USE_NATIVE); |
| 71 | debug("BIOS ran in %lums\n", get_timer(start)); |
| 72 | } |
| 73 | |
Bin Meng | a8b70a1 | 2015-05-24 00:12:33 +0800 | [diff] [blame^] | 74 | /* |
| 75 | * i440FX and Q35 chipset have different PAM register offset, but with |
| 76 | * the same bitfield layout. Here we determine the offset based on its |
| 77 | * PCI device ID. |
| 78 | */ |
| 79 | device = x86_pci_read_config16(PCI_BDF(0, 0, 0), PCI_DEVICE_ID); |
| 80 | pam = (device == PCI_DEVICE_ID_INTEL_82441) ? I440FX_PAM : Q35_PAM; |
| 81 | |
| 82 | /* |
| 83 | * Initialize Programmable Attribute Map (PAM) Registers |
| 84 | * |
| 85 | * Configure legacy segments C/D/E/F to system RAM |
| 86 | */ |
| 87 | for (i = 0; i < PAM_NUM; i++) |
| 88 | x86_pci_write_config8(PCI_BDF(0, 0, 0), pam + i, PAM_RW); |
| 89 | |
Bin Meng | ceb9793 | 2015-05-11 07:36:30 +0800 | [diff] [blame] | 90 | return ret; |
Bin Meng | 2229c4c | 2015-05-07 21:34:08 +0800 | [diff] [blame] | 91 | } |