blob: efdecf4613687b363d95e7884d178ab87e2828d9 [file] [log] [blame]
Lokesh Vutla83269d02013-07-30 11:36:28 +05301/*
2 * hardware_am43xx.h
3 *
4 * AM43xx hardware specific header
5 *
6 * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11#ifndef __AM43XX_HARDWARE_AM43XX_H
12#define __AM43XX_HARDWARE_AM43XX_H
13
14/* Module base addresses */
15
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -050016/* L3 Fast Configuration Bandwidth Limiter Base Address */
17#define L3F_CFG_BWLIMITER 0x44005200
18
Lokesh Vutla83269d02013-07-30 11:36:28 +053019/* UART Base Address */
20#define UART0_BASE 0x44E09000
21
22/* GPIO Base address */
23#define GPIO2_BASE 0x481AC000
24
25/* Watchdog Timer */
26#define WDT_BASE 0x44E35000
27
28/* Control Module Base Address */
29#define CTRL_BASE 0x44E10000
30#define CTRL_DEVICE_BASE 0x44E10600
31
32/* PRCM Base Address */
33#define PRCM_BASE 0x44DF0000
34#define CM_WKUP 0x44DF2800
35#define CM_PER 0x44DF8800
Lokesh Vutla1c1a2812013-12-10 15:02:11 +053036#define CM_DPLL 0x44DF4200
37#define CM_RTC 0x44DF8500
Lokesh Vutla83269d02013-07-30 11:36:28 +053038
39#define PRM_RSTCTRL (PRCM_BASE + 0x4000)
40#define PRM_RSTST (PRM_RSTCTRL + 4)
41
42/* VTP Base address */
43#define VTP0_CTRL_ADDR 0x44E10E0C
TENART Antoine35c7e522013-07-02 12:05:59 +020044#define VTP1_CTRL_ADDR 0x48140E10
Lokesh Vutla83269d02013-07-30 11:36:28 +053045
Felipe Balbid8d0b2f2014-06-23 17:18:24 -050046/* USB CTRL Base Address */
47#define USB1_CTRL 0x44e10628
48#define USB1_CTRL_CM_PWRDN BIT(0)
49#define USB1_CTRL_OTG_PWRDN BIT(1)
50
Lokesh Vutla83269d02013-07-30 11:36:28 +053051/* DDR Base address */
52#define DDR_PHY_CMD_ADDR 0x44E12000
53#define DDR_PHY_DATA_ADDR 0x44E120C8
TENART Antoine35c7e522013-07-02 12:05:59 +020054#define DDR_PHY_CMD_ADDR2 0x47C0C800
55#define DDR_PHY_DATA_ADDR2 0x47C0C8C8
Lokesh Vutla83269d02013-07-30 11:36:28 +053056#define DDR_DATA_REGS_NR 2
57
58/* CPSW Config space */
59#define CPSW_MDIO_BASE 0x4A101000
60
61/* RTC base address */
62#define RTC_BASE 0x44E3E000
63
Dan Murphy6044db32013-10-11 12:28:18 -050064/* USB Clock Control */
65#define PRM_PER_USB_OTG_SS0_CLKCTRL (CM_PER + 0x260)
66#define PRM_PER_USB_OTG_SS1_CLKCTRL (CM_PER + 0x268)
Dan Murphy2c57e312013-12-05 07:19:17 -060067#define USBOTGSSX_CLKCTRL_MODULE_EN (1 << 1)
Dan Murphy6044db32013-10-11 12:28:18 -050068#define USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960 (1 << 8)
69
70#define PRM_PER_USBPHYOCP2SCP0_CLKCTRL (CM_PER + 0x5b8)
71#define PRM_PER_USBPHYOCP2SCP1_CLKCTRL (CM_PER + 0x5c0)
Dan Murphy2c57e312013-12-05 07:19:17 -060072#define USBPHYOCPSCP_MODULE_EN (1 << 1)
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053073#define CM_DEVICE_INST 0x44df4100
Dan Murphy6044db32013-10-11 12:28:18 -050074
Lokesh Vutla42c213a2013-12-10 15:02:20 +053075/* Control status register */
76#define CTRL_CRYSTAL_FREQ_SRC_MASK (1 << 31)
77#define CTRL_CRYSTAL_FREQ_SRC_SHIFT 31
78#define CTRL_CRYSTAL_FREQ_SELECTION_MASK (0x3 << 29)
79#define CTRL_CRYSTAL_FREQ_SELECTION_SHIFT 29
80#define CTRL_SYSBOOT_15_14_MASK (0x3 << 22)
81#define CTRL_SYSBOOT_15_14_SHIFT 22
82
83#define CTRL_CRYSTAL_FREQ_SRC_SYSBOOT 0x0
84#define CTRL_CRYSTAL_FREQ_SRC_EFUSE 0x1
85
86#define NUM_CRYSTAL_FREQ 0x4
87
Lokesh Vutla83269d02013-07-30 11:36:28 +053088#endif /* __AM43XX_HARDWARE_AM43XX_H */