blob: 34c68ac463772dfbc71e86212b75319d74be2219 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Rafal Jaworowski384da5e2005-10-17 02:39:53 +02002/*
3 * (C) Copyright 2005
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Kim Phillips57a2af32009-07-18 18:42:13 -05005 * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
Rafal Jaworowski384da5e2005-10-17 02:39:53 +02006 */
7
8#include <asm/mmu.h>
Kim Phillips57a2af32009-07-18 18:42:13 -05009#include <asm/io.h>
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020010#include <common.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050011#include <mpc83xx.h>
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020012#include <pci.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050013#include <i2c.h>
14#include <asm/fsl_i2c.h>
Wolfgang Denk95593572009-05-14 23:18:34 +020015
Kim Phillips57a2af32009-07-18 18:42:13 -050016static struct pci_region pci1_regions[] = {
17 {
18 bus_start: CONFIG_SYS_PCI1_MEM_BASE,
19 phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
20 size: CONFIG_SYS_PCI1_MEM_SIZE,
21 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020022 },
Kim Phillips57a2af32009-07-18 18:42:13 -050023 {
24 bus_start: CONFIG_SYS_PCI1_IO_BASE,
25 phys_start: CONFIG_SYS_PCI1_IO_PHYS,
26 size: CONFIG_SYS_PCI1_IO_SIZE,
27 flags: PCI_REGION_IO
28 },
29 {
30 bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
31 phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
32 size: CONFIG_SYS_PCI1_MMIO_SIZE,
33 flags: PCI_REGION_MEM
34 },
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020035};
36
Kim Phillips57a2af32009-07-18 18:42:13 -050037/*
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020038 * pci_init_board()
39 *
40 * NOTICE: MPC8349 internally has two PCI controllers (PCI1 and PCI2) but since
41 * per TQM834x design physical connections to external devices (PCI sockets)
42 * are routed only to the PCI1 we do not account for the second one - this code
43 * supports PCI1 module only. Should support for the PCI2 be required in the
44 * future it needs a separate pci_controller structure (above) and handling -
45 * please refer to other boards' implementation for dual PCI host controllers,
46 * for example board/Marvell/db64360/pci.c, pci_init_board()
47 *
48 */
49void
50pci_init_board(void)
51{
Kim Phillips57a2af32009-07-18 18:42:13 -050052 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
53 volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
54 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
55 struct pci_region *reg[] = { pci1_regions };
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020056 u32 reg32;
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010057
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020058 /*
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010059 * Configure PCI controller and PCI_CLK_OUTPUT
Kim Phillips57a2af32009-07-18 18:42:13 -050060 *
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020061 * WARNING! only PCI_CLK_OUTPUT1 is enabled here as this is the one
62 * line actually used for clocking all external PCI devices in TQM83xx.
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010063 * Enabling other PCI_CLK_OUTPUT lines may lead to board's hang for
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020064 * unknown reasons - particularly PCI_CLK_OUTPUT6 and PCI_CLK_OUTPUT7
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010065 * are known to hang the board; this issue is under investigation
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020066 * (13 oct 05)
67 */
68 reg32 = OCCR_PCICOE1;
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010069#if 0
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020070 /* enabling all PCI_CLK_OUTPUT lines HANGS the board... */
71 reg32 = 0xff000000;
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010072#endif
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020073 if (clk->spmr & SPMR_CKID) {
74 /* PCI Clock is half CONFIG_83XX_CLKIN so need to set up OCCR
75 * fields accordingly */
76 reg32 |= (OCCR_PCI1CR | OCCR_PCI2CR);
Wolfgang Denkf6a692b2005-12-04 00:40:34 +010077
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020078 reg32 |= (OCCR_PCICD0 | OCCR_PCICD1 | OCCR_PCICD2 \
79 | OCCR_PCICD3 | OCCR_PCICD4 | OCCR_PCICD5 \
80 | OCCR_PCICD6 | OCCR_PCICD7);
81 }
82
83 clk->occr = reg32;
84 udelay(2000);
85
Kim Phillips57a2af32009-07-18 18:42:13 -050086 /* Configure PCI Local Access Windows */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
Rafal Jaworowskice49c272005-11-17 00:26:18 +010088 pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M;
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
Rafal Jaworowskice49c272005-11-17 00:26:18 +010091 pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_16M;
Rafal Jaworowski384da5e2005-10-17 02:39:53 +020092
Kim Phillips57a2af32009-07-18 18:42:13 -050093 udelay(2000);
Wolfgang Denk95593572009-05-14 23:18:34 +020094
Peter Tysere2283322010-09-14 19:13:50 -050095 mpc83xx_pci_init(1, reg);
Wolfgang Denk95593572009-05-14 23:18:34 +020096}