blob: 08ef9b5da6ba330cd760c0b929526f126e8c2b3d [file] [log] [blame]
Stefan Roesef2303272005-11-15 10:35:59 +01001/*
2 * (C) Copyright 2005
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * CMS700.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_VOM405 1 /* ...on a VOM405 board */
39
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
53#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
54
55#define CONFIG_NET_MULTI 1
56#undef CONFIG_HAS_ETH1
57
58#define CONFIG_MII 1 /* MII PHY management */
59#define CONFIG_PHY_ADDR 0 /* PHY address */
60#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
61#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
62
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050063/*
64 * BOOTP options
65 */
66#define CONFIG_BOOTP_SUBNETMASK
67#define CONFIG_BOOTP_GATEWAY
68#define CONFIG_BOOTP_HOSTNAME
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_DNS
71#define CONFIG_BOOTP_DNS2
72#define CONFIG_BOOTP_SEND_HOSTNAME
73
Stefan Roesef2303272005-11-15 10:35:59 +010074
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050075/*
76 * Command line configuration.
77 */
78#include <config_cmd_default.h>
79
80#define CONFIG_CMD_DHCP
81#define CONFIG_CMD_BSP
82#define CONFIG_CMD_PCI
83#define CONFIG_CMD_IRQ
84#define CONFIG_CMD_ELF
85#define CONFIG_CMD_NAND
86#define CONFIG_CMD_I2C
87#define CONFIG_CMD_DATE
88#define CONFIG_CMD_MII
89#define CONFIG_CMD_PING
90#define CONFIG_CMD_EEPROM
Stefan Roesef2303272005-11-15 10:35:59 +010091
Stefan Roesef2303272005-11-15 10:35:59 +010092
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010093#define CFG_NAND_LEGACY
94
Stefan Roesef2303272005-11-15 10:35:59 +010095#undef CONFIG_WATCHDOG /* watchdog disabled */
96
97#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
98
99#undef CONFIG_PRAM /* no "protected RAM" */
100
101/*
102 * Miscellaneous configurable options
103 */
104#define CFG_LONGHELP /* undef to save memory */
105#define CFG_PROMPT "=> " /* Monitor Command Prompt */
106
107#undef CFG_HUSH_PARSER /* use "hush" command parser */
108#ifdef CFG_HUSH_PARSER
109#define CFG_PROMPT_HUSH_PS2 "> "
110#endif
111
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500112#if defined(CONFIG_CMD_KGDB)
Stefan Roesef2303272005-11-15 10:35:59 +0100113#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
114#else
115#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
116#endif
117#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
118#define CFG_MAXARGS 16 /* max number of command args */
119#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
120
121#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
122
123#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
124
125#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
126#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
127
128#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
129#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
130#define CFG_BASE_BAUD 691200
131#define CONFIG_UART1_CONSOLE /* define for uart1 as console */
132
133/* The following table includes the supported baudrates */
134#define CFG_BAUDRATE_TABLE \
135 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
136 57600, 115200, 230400, 460800, 921600 }
137
138#define CFG_LOAD_ADDR 0x100000 /* default load address */
139#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
140
141#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
142
143#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
144
145#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
146
147#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
148
149/*-----------------------------------------------------------------------
150 * RTC stuff
151 *-----------------------------------------------------------------------
152 */
153#define CONFIG_RTC_DS1337
154#define CFG_I2C_RTC_ADDR 0x68
155
156/*-----------------------------------------------------------------------
157 * NAND-FLASH stuff
158 *-----------------------------------------------------------------------
159 */
160#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
161#define SECTORSIZE 512
162
163#define ADDR_COLUMN 1
164#define ADDR_PAGE 2
165#define ADDR_COLUMN_PAGE 3
166
167#define NAND_ChipID_UNKNOWN 0x00
168#define NAND_MAX_FLOORS 1
169#define NAND_MAX_CHIPS 1
170
171#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
172#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
173#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
174#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
175
176#define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
177#define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
178#define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
179#define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
180#define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
181#define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
182#define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
183
184#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
185#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
186#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
187#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
188
189#define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
190
191/*-----------------------------------------------------------------------
192 * PCI stuff
193 *-----------------------------------------------------------------------
194 */
195#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
196#define PCI_HOST_FORCE 1 /* configure as pci host */
197#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
198
199#define CONFIG_PCI /* include pci support */
200#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
201#undef CONFIG_PCI_PNP /* do pci plug-and-play */
202 /* resource configuration */
203
204#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
205
206#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
207#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
208#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
209#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
210#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
211#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
212#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
213#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
214#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
215
216/*
217 * For booting Linux, the board info and command line data
218 * have to be in the first 8 MB of memory, since this is
219 * the maximum mapped by the Linux kernel during initialization.
220 */
221#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
222/*-----------------------------------------------------------------------
223 * FLASH organization
224 */
225#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
226
227#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
228#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
229
230#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
231#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
232
233#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
234#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
235#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
236/*
237 * The following defines are added for buggy IOP480 byte interface.
238 * All other boards should use the standard values (CPCI405 etc.)
239 */
240#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
241#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
242#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
243
244#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
245
246#if 0 /* test-only */
247#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
248#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
249#endif
250
251/*-----------------------------------------------------------------------
252 * Start addresses for the final memory configuration
253 * (Set up by the startup code)
254 * Please note that CFG_SDRAM_BASE _must_ start at 0
255 */
256#define CFG_SDRAM_BASE 0x00000000
257#define CFG_FLASH_BASE 0xFFFC0000
258#define CFG_MONITOR_BASE TEXT_BASE
259#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
260#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
261
262#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
263# define CFG_RAMBOOT 1
264#else
265# undef CFG_RAMBOOT
266#endif
267
268/*-----------------------------------------------------------------------
269 * Environment Variable setup
270 */
271#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
272#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
273#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
274 /* total size of a CAT24WC16 is 2048 bytes */
275
276/*-----------------------------------------------------------------------
277 * I2C EEPROM (CAT24WC16) for environment
278 */
279#define CONFIG_HARD_I2C /* I2c with hardware support */
280#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
281#define CFG_I2C_SLAVE 0x7F
282
283#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
284#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
285/* mask of address bits that overflow into the "EEPROM chip address" */
286#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
287#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
288 /* 16 byte page write mode using*/
289 /* last 4 bits of the address */
290#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
291#define CFG_EEPROM_PAGE_WRITE_ENABLE
292
293#define CFG_EEPROM_WREN 1
294
295/*-----------------------------------------------------------------------
296 * Cache Configuration
297 */
298#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
299 /* have only 8kB, 16kB is save here */
300#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500301#if defined(CONFIG_CMD_KGDB)
Stefan Roesef2303272005-11-15 10:35:59 +0100302#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
303#endif
304
305/*-----------------------------------------------------------------------
306 * External Bus Controller (EBC) Setup
307 */
308#define CFG_PLD_BASE 0xf0000000
309#define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
310
311/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
312#define CFG_EBC_PB0AP 0x92015480
313#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
314
315/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
316#define CFG_EBC_PB1AP 0x92015480
317#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
318
319/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
320#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
321#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
322
323/*-----------------------------------------------------------------------
324 * FPGA stuff
325 */
326#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
327#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
328
329/* FPGA program pin configuration */
330#define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
331#define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
332#define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
333#define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
334#define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
335
336/*-----------------------------------------------------------------------
337 * Definitions for initial stack pointer and data area (in data cache)
338 */
339/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
340#define CFG_TEMP_STACK_OCM 1
341
342/* On Chip Memory location */
343#define CFG_OCM_DATA_ADDR 0xF8000000
344#define CFG_OCM_DATA_SIZE 0x1000
345#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
346#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
347
348#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
349#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
350#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
351
352/*-----------------------------------------------------------------------
353 * Definitions for GPIO setup (PPC405EP specific)
354 *
355 * GPIO0[0] - External Bus Controller BLAST output
356 * GPIO0[1-9] - Instruction trace outputs -> GPIO
357 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
358 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
359 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
360 * GPIO0[24-27] - UART0 control signal inputs/outputs
361 * GPIO0[28-29] - UART1 data signal input/output
362 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
363 */
364/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
365/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
366/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
367/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
368#define CFG_GPIO0_OSRH 0x40000500 /* 0 ... 15 */
369#define CFG_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
370#define CFG_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
371#define CFG_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
372#define CFG_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
373#define CFG_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
374#define CFG_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
375
376#define CFG_EEPROM_WP (0x80000000 >> 8) /* GPIO8 */
377#define CFG_PLD_RESET (0x80000000 >> 12) /* GPIO12 */
378
379/*
380 * Internal Definitions
381 *
382 * Boot Flags
383 */
384#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
385#define BOOTFLAG_WARM 0x02 /* Software reboot */
386
387/*
388 * Default speed selection (cpu_plb_opb_ebc) in mhz.
389 * This value will be set if iic boot eprom is disabled.
390 */
391#if 0
392#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
393#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
394#endif
395#if 0
396#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
397#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
398#endif
399#if 1
400#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
401#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
402#endif
403
404#endif /* __CONFIG_H */