blob: 9f91a20d1d1066f94e06fb54448812922ccb88cf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05302/*
3 * (C) Copyright 2016
4 * Author: Amit Singh Tomar, amittomer25@gmail.com
5 *
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05306 * Ethernet driver for H3/A64/A83T based SoC's
7 *
8 * It is derived from the work done by
9 * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
10 *
11*/
12
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <asm/cache.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053016#include <asm/io.h>
17#include <asm/arch/clock.h>
18#include <asm/arch/gpio.h>
19#include <common.h>
Jagan Tekicb63d282019-02-28 00:26:58 +053020#include <clk.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053021#include <dm.h>
22#include <fdt_support.h>
Simon Glass9bc15642020-02-03 07:36:16 -070023#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060024#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060025#include <linux/delay.h>
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053026#include <linux/err.h>
27#include <malloc.h>
28#include <miiphy.h>
29#include <net.h>
Jagan Tekicb63d282019-02-28 00:26:58 +053030#include <reset.h>
Andre Przywara26e549b2018-04-04 01:31:15 +010031#include <dt-bindings/pinctrl/sun4i-a10.h>
Andre Przywara0dd619b2020-07-06 01:40:34 +010032#include <wait_bit.h>
Simon Glassfa4689a2019-12-06 21:41:35 -070033#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich3297b552017-02-22 19:46:41 +010034#include <asm-generic/gpio.h>
35#endif
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053036
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053037#define MDIO_CMD_MII_BUSY BIT(0)
38#define MDIO_CMD_MII_WRITE BIT(1)
39
40#define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
41#define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
42#define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
43#define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
Andre Przywarab41f2472020-07-06 01:40:45 +010044#define MDIO_CMD_MII_CLK_CSR_DIV_16 0x0
45#define MDIO_CMD_MII_CLK_CSR_DIV_32 0x1
46#define MDIO_CMD_MII_CLK_CSR_DIV_64 0x2
47#define MDIO_CMD_MII_CLK_CSR_DIV_128 0x3
48#define MDIO_CMD_MII_CLK_CSR_SHIFT 20
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053049
50#define CONFIG_TX_DESCR_NUM 32
51#define CONFIG_RX_DESCR_NUM 32
Hans de Goedefcdb3b32016-07-27 17:31:17 +020052#define CONFIG_ETH_BUFSIZE 2048 /* Note must be dma aligned */
53
54/*
55 * The datasheet says that each descriptor can transfers up to 4096 bytes
56 * But later, the register documentation reduces that value to 2048,
57 * using 2048 cause strange behaviours and even BSP driver use 2047
58 */
59#define CONFIG_ETH_RXSIZE 2044 /* Note must fit in ETH_BUFSIZE */
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053060
61#define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
62#define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
63
64#define H3_EPHY_DEFAULT_VALUE 0x58000
65#define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
66#define H3_EPHY_ADDR_SHIFT 20
67#define REG_PHY_ADDR_MASK GENMASK(4, 0)
68#define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
69#define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
70#define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
71
72#define SC_RMII_EN BIT(13)
73#define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
74#define SC_ETCS_MASK GENMASK(1, 0)
75#define SC_ETCS_EXT_GMII 0x1
76#define SC_ETCS_INT_GMII 0x2
Icenowy Zheng525dc442018-11-23 00:37:48 +010077#define SC_ETXDC_MASK GENMASK(12, 10)
78#define SC_ETXDC_OFFSET 10
79#define SC_ERXDC_MASK GENMASK(9, 5)
80#define SC_ERXDC_OFFSET 5
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053081
82#define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
83
84#define AHB_GATE_OFFSET_EPHY 0
85
Lothar Feltenacb9a5b2018-07-13 10:45:27 +020086/* IO mux settings */
87#define SUN8I_IOMUX_H3 2
Lothar Feltene8cbced2018-07-13 10:45:28 +020088#define SUN8I_IOMUX_R40 5
Lothar Feltenacb9a5b2018-07-13 10:45:27 +020089#define SUN8I_IOMUX 4
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053090
91/* H3/A64 EMAC Register's offset */
92#define EMAC_CTL0 0x00
Andre Przywarae6e29cc2020-07-06 01:40:36 +010093#define EMAC_CTL0_FULL_DUPLEX BIT(0)
94#define EMAC_CTL0_SPEED_MASK GENMASK(3, 2)
95#define EMAC_CTL0_SPEED_10 (0x2 << 2)
96#define EMAC_CTL0_SPEED_100 (0x3 << 2)
97#define EMAC_CTL0_SPEED_1000 (0x0 << 2)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053098#define EMAC_CTL1 0x04
Andre Przywarae6e29cc2020-07-06 01:40:36 +010099#define EMAC_CTL1_SOFT_RST BIT(0)
100#define EMAC_CTL1_BURST_LEN_SHIFT 24
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530101#define EMAC_INT_STA 0x08
102#define EMAC_INT_EN 0x0c
103#define EMAC_TX_CTL0 0x10
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100104#define EMAC_TX_CTL0_TX_EN BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530105#define EMAC_TX_CTL1 0x14
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100106#define EMAC_TX_CTL1_TX_MD BIT(1)
107#define EMAC_TX_CTL1_TX_DMA_EN BIT(30)
108#define EMAC_TX_CTL1_TX_DMA_START BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530109#define EMAC_TX_FLOW_CTL 0x1c
110#define EMAC_TX_DMA_DESC 0x20
111#define EMAC_RX_CTL0 0x24
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100112#define EMAC_RX_CTL0_RX_EN BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530113#define EMAC_RX_CTL1 0x28
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100114#define EMAC_RX_CTL1_RX_MD BIT(1)
Andre Przywara59422822020-07-06 01:40:43 +0100115#define EMAC_RX_CTL1_RX_RUNT_FRM BIT(2)
116#define EMAC_RX_CTL1_RX_ERR_FRM BIT(3)
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100117#define EMAC_RX_CTL1_RX_DMA_EN BIT(30)
118#define EMAC_RX_CTL1_RX_DMA_START BIT(31)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530119#define EMAC_RX_DMA_DESC 0x34
120#define EMAC_MII_CMD 0x48
121#define EMAC_MII_DATA 0x4c
122#define EMAC_ADDR0_HIGH 0x50
123#define EMAC_ADDR0_LOW 0x54
124#define EMAC_TX_DMA_STA 0xb0
125#define EMAC_TX_CUR_DESC 0xb4
126#define EMAC_TX_CUR_BUF 0xb8
127#define EMAC_RX_DMA_STA 0xc0
128#define EMAC_RX_CUR_DESC 0xc4
129
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100130#define EMAC_DESC_OWN_DMA BIT(31)
131#define EMAC_DESC_LAST_DESC BIT(30)
132#define EMAC_DESC_FIRST_DESC BIT(29)
133#define EMAC_DESC_CHAIN_SECOND BIT(24)
134
Andre Przywara59422822020-07-06 01:40:43 +0100135#define EMAC_DESC_RX_ERROR_MASK 0x400068db
136
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530137DECLARE_GLOBAL_DATA_PTR;
138
139enum emac_variant {
140 A83T_EMAC = 1,
141 H3_EMAC,
142 A64_EMAC,
Lothar Feltene8cbced2018-07-13 10:45:28 +0200143 R40_GMAC,
Samuel Holland3386e9a2020-05-07 18:10:51 -0500144 H6_EMAC,
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530145};
146
147struct emac_dma_desc {
148 u32 status;
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100149 u32 ctl_size;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530150 u32 buf_addr;
151 u32 next;
152} __aligned(ARCH_DMA_MINALIGN);
153
154struct emac_eth_dev {
155 struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
156 struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
157 char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
158 char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
159
160 u32 interface;
161 u32 phyaddr;
162 u32 link;
163 u32 speed;
164 u32 duplex;
165 u32 phy_configured;
166 u32 tx_currdescnum;
167 u32 rx_currdescnum;
168 u32 addr;
169 u32 tx_slot;
170 bool use_internal_phy;
171
172 enum emac_variant variant;
173 void *mac_reg;
174 phys_addr_t sysctl_reg;
175 struct phy_device *phydev;
176 struct mii_dev *bus;
Jagan Tekicb63d282019-02-28 00:26:58 +0530177 struct clk tx_clk;
Jagan Teki727ed792019-02-28 00:27:00 +0530178 struct clk ephy_clk;
Jagan Tekicb63d282019-02-28 00:26:58 +0530179 struct reset_ctl tx_rst;
Jagan Teki727ed792019-02-28 00:27:00 +0530180 struct reset_ctl ephy_rst;
Simon Glassfa4689a2019-12-06 21:41:35 -0700181#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich3297b552017-02-22 19:46:41 +0100182 struct gpio_desc reset_gpio;
183#endif
184};
185
186
187struct sun8i_eth_pdata {
188 struct eth_pdata eth_pdata;
189 u32 reset_delays[3];
Icenowy Zheng525dc442018-11-23 00:37:48 +0100190 int tx_delay_ps;
191 int rx_delay_ps;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530192};
193
Philipp Tomsich3297b552017-02-22 19:46:41 +0100194
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530195static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
196{
Philipp Tomsich3297b552017-02-22 19:46:41 +0100197 struct udevice *dev = bus->priv;
198 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100199 u32 mii_cmd;
200 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530201
Andre Przywara0dd619b2020-07-06 01:40:34 +0100202 mii_cmd = (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530203 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
Andre Przywara0dd619b2020-07-06 01:40:34 +0100204 mii_cmd |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530205 MDIO_CMD_MII_PHY_ADDR_MASK;
206
Andre Przywarab41f2472020-07-06 01:40:45 +0100207 /*
208 * The EMAC clock is either 200 or 300 MHz, so we need a divider
209 * of 128 to get the MDIO frequency below the required 2.5 MHz.
210 */
211 mii_cmd |= MDIO_CMD_MII_CLK_CSR_DIV_128 << MDIO_CMD_MII_CLK_CSR_SHIFT;
212
Andre Przywara0dd619b2020-07-06 01:40:34 +0100213 mii_cmd |= MDIO_CMD_MII_BUSY;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530214
Andre Przywara0dd619b2020-07-06 01:40:34 +0100215 writel(mii_cmd, priv->mac_reg + EMAC_MII_CMD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530216
Andre Przywara0dd619b2020-07-06 01:40:34 +0100217 ret = wait_for_bit_le32(priv->mac_reg + EMAC_MII_CMD,
218 MDIO_CMD_MII_BUSY, false,
219 CONFIG_MDIO_TIMEOUT, true);
220 if (ret < 0)
221 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530222
Andre Przywara0dd619b2020-07-06 01:40:34 +0100223 return readl(priv->mac_reg + EMAC_MII_DATA);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530224}
225
226static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
227 u16 val)
228{
Philipp Tomsich3297b552017-02-22 19:46:41 +0100229 struct udevice *dev = bus->priv;
230 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100231 u32 mii_cmd;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530232
Andre Przywara0dd619b2020-07-06 01:40:34 +0100233 mii_cmd = (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530234 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
Andre Przywara0dd619b2020-07-06 01:40:34 +0100235 mii_cmd |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530236 MDIO_CMD_MII_PHY_ADDR_MASK;
237
Andre Przywarab41f2472020-07-06 01:40:45 +0100238 /*
239 * The EMAC clock is either 200 or 300 MHz, so we need a divider
240 * of 128 to get the MDIO frequency below the required 2.5 MHz.
241 */
242 mii_cmd |= MDIO_CMD_MII_CLK_CSR_DIV_128 << MDIO_CMD_MII_CLK_CSR_SHIFT;
243
Andre Przywara0dd619b2020-07-06 01:40:34 +0100244 mii_cmd |= MDIO_CMD_MII_WRITE;
245 mii_cmd |= MDIO_CMD_MII_BUSY;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530246
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530247 writel(val, priv->mac_reg + EMAC_MII_DATA);
Andre Przywara0dd619b2020-07-06 01:40:34 +0100248 writel(mii_cmd, priv->mac_reg + EMAC_MII_CMD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530249
Andre Przywara0dd619b2020-07-06 01:40:34 +0100250 return wait_for_bit_le32(priv->mac_reg + EMAC_MII_CMD,
251 MDIO_CMD_MII_BUSY, false,
252 CONFIG_MDIO_TIMEOUT, true);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530253}
254
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530255static int sun8i_eth_write_hwaddr(struct udevice *dev)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530256{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530257 struct emac_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700258 struct eth_pdata *pdata = dev_get_plat(dev);
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530259 uchar *mac_id = pdata->enetaddr;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530260 u32 macid_lo, macid_hi;
261
262 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
263 (mac_id[3] << 24);
264 macid_hi = mac_id[4] + (mac_id[5] << 8);
265
266 writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
267 writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
268
269 return 0;
270}
271
272static void sun8i_adjust_link(struct emac_eth_dev *priv,
273 struct phy_device *phydev)
274{
275 u32 v;
276
277 v = readl(priv->mac_reg + EMAC_CTL0);
278
279 if (phydev->duplex)
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100280 v |= EMAC_CTL0_FULL_DUPLEX;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530281 else
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100282 v &= ~EMAC_CTL0_FULL_DUPLEX;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530283
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100284 v &= ~EMAC_CTL0_SPEED_MASK;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530285
286 switch (phydev->speed) {
287 case 1000:
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100288 v |= EMAC_CTL0_SPEED_1000;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530289 break;
290 case 100:
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100291 v |= EMAC_CTL0_SPEED_100;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530292 break;
293 case 10:
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100294 v |= EMAC_CTL0_SPEED_10;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530295 break;
296 }
297 writel(v, priv->mac_reg + EMAC_CTL0);
298}
299
300static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg)
301{
302 if (priv->use_internal_phy) {
303 /* H3 based SoC's that has an Internal 100MBit PHY
304 * needs to be configured and powered up before use
305 */
306 *reg &= ~H3_EPHY_DEFAULT_MASK;
307 *reg |= H3_EPHY_DEFAULT_VALUE;
308 *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
309 *reg &= ~H3_EPHY_SHUTDOWN;
310 *reg |= H3_EPHY_SELECT;
311 } else
312 /* This is to select External Gigabit PHY on
313 * the boards with H3 SoC.
314 */
315 *reg &= ~H3_EPHY_SELECT;
316
317 return 0;
318}
319
Icenowy Zheng525dc442018-11-23 00:37:48 +0100320static int sun8i_emac_set_syscon(struct sun8i_eth_pdata *pdata,
321 struct emac_eth_dev *priv)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530322{
323 int ret;
324 u32 reg;
325
Jagan Teki1cfc64c2019-02-28 00:26:51 +0530326 if (priv->variant == R40_GMAC) {
327 /* Select RGMII for R40 */
328 reg = readl(priv->sysctl_reg + 0x164);
Samuel Holland97f2cf12020-05-07 18:10:50 -0500329 reg |= SC_ETCS_INT_GMII |
330 SC_EPIT |
331 (CONFIG_GMAC_TX_DELAY << SC_ETXDC_OFFSET);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530332
Jagan Teki1cfc64c2019-02-28 00:26:51 +0530333 writel(reg, priv->sysctl_reg + 0x164);
Lothar Feltene8cbced2018-07-13 10:45:28 +0200334 return 0;
Jagan Teki1cfc64c2019-02-28 00:26:51 +0530335 }
336
337 reg = readl(priv->sysctl_reg + 0x30);
Lothar Feltene8cbced2018-07-13 10:45:28 +0200338
Samuel Holland3386e9a2020-05-07 18:10:51 -0500339 if (priv->variant == H3_EMAC || priv->variant == H6_EMAC) {
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530340 ret = sun8i_emac_set_syscon_ephy(priv, &reg);
341 if (ret)
342 return ret;
343 }
344
345 reg &= ~(SC_ETCS_MASK | SC_EPIT);
Samuel Holland3386e9a2020-05-07 18:10:51 -0500346 if (priv->variant == H3_EMAC ||
347 priv->variant == A64_EMAC ||
348 priv->variant == H6_EMAC)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530349 reg &= ~SC_RMII_EN;
350
351 switch (priv->interface) {
352 case PHY_INTERFACE_MODE_MII:
353 /* default */
354 break;
355 case PHY_INTERFACE_MODE_RGMII:
Andre Przywara43bb1582020-11-14 17:37:46 +0000356 case PHY_INTERFACE_MODE_RGMII_ID:
357 case PHY_INTERFACE_MODE_RGMII_RXID:
358 case PHY_INTERFACE_MODE_RGMII_TXID:
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530359 reg |= SC_EPIT | SC_ETCS_INT_GMII;
360 break;
361 case PHY_INTERFACE_MODE_RMII:
362 if (priv->variant == H3_EMAC ||
Samuel Holland3386e9a2020-05-07 18:10:51 -0500363 priv->variant == A64_EMAC ||
364 priv->variant == H6_EMAC) {
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530365 reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
366 break;
367 }
368 /* RMII not supported on A83T */
369 default:
370 debug("%s: Invalid PHY interface\n", __func__);
371 return -EINVAL;
372 }
373
Icenowy Zheng525dc442018-11-23 00:37:48 +0100374 if (pdata->tx_delay_ps)
375 reg |= ((pdata->tx_delay_ps / 100) << SC_ETXDC_OFFSET)
376 & SC_ETXDC_MASK;
377
378 if (pdata->rx_delay_ps)
379 reg |= ((pdata->rx_delay_ps / 100) << SC_ERXDC_OFFSET)
380 & SC_ERXDC_MASK;
381
Andre Przywaraba3a96d2018-04-04 01:31:16 +0100382 writel(reg, priv->sysctl_reg + 0x30);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530383
384 return 0;
385}
386
387static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
388{
389 struct phy_device *phydev;
390
391 phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
392 if (!phydev)
393 return -ENODEV;
394
395 phy_connect_dev(phydev, dev);
396
397 priv->phydev = phydev;
398 phy_config(priv->phydev);
399
400 return 0;
401}
402
Andre Przywara2e7dd262020-07-06 01:40:40 +0100403#define cache_clean_descriptor(desc) \
404 flush_dcache_range((uintptr_t)(desc), \
405 (uintptr_t)(desc) + sizeof(struct emac_dma_desc))
406
407#define cache_inv_descriptor(desc) \
408 invalidate_dcache_range((uintptr_t)(desc), \
409 (uintptr_t)(desc) + sizeof(struct emac_dma_desc))
410
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530411static void rx_descs_init(struct emac_eth_dev *priv)
412{
413 struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
414 char *rxbuffs = &priv->rxbuffer[0];
415 struct emac_dma_desc *desc_p;
Andre Przywara4ab675e2020-07-06 01:40:41 +0100416 int i;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530417
Andre Przywara7408b092020-07-06 01:40:37 +0100418 /*
419 * Make sure we don't have dirty cache lines around, which could
420 * be cleaned to DRAM *after* the MAC has already written data to it.
421 */
422 invalidate_dcache_range((uintptr_t)desc_table_p,
423 (uintptr_t)desc_table_p + sizeof(priv->rx_chain));
424 invalidate_dcache_range((uintptr_t)rxbuffs,
425 (uintptr_t)rxbuffs + sizeof(priv->rxbuffer));
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530426
Andre Przywara4ab675e2020-07-06 01:40:41 +0100427 for (i = 0; i < CONFIG_RX_DESCR_NUM; i++) {
428 desc_p = &desc_table_p[i];
429 desc_p->buf_addr = (uintptr_t)&rxbuffs[i * CONFIG_ETH_BUFSIZE];
430 desc_p->next = (uintptr_t)&desc_table_p[i + 1];
Andre Przywara7408b092020-07-06 01:40:37 +0100431 desc_p->ctl_size = CONFIG_ETH_RXSIZE;
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100432 desc_p->status = EMAC_DESC_OWN_DMA;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530433 }
434
435 /* Correcting the last pointer of the chain */
436 desc_p->next = (uintptr_t)&desc_table_p[0];
437
438 flush_dcache_range((uintptr_t)priv->rx_chain,
439 (uintptr_t)priv->rx_chain +
440 sizeof(priv->rx_chain));
441
442 writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
443 priv->rx_currdescnum = 0;
444}
445
446static void tx_descs_init(struct emac_eth_dev *priv)
447{
448 struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
449 char *txbuffs = &priv->txbuffer[0];
450 struct emac_dma_desc *desc_p;
Andre Przywara4ab675e2020-07-06 01:40:41 +0100451 int i;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530452
Andre Przywara4ab675e2020-07-06 01:40:41 +0100453 for (i = 0; i < CONFIG_TX_DESCR_NUM; i++) {
454 desc_p = &desc_table_p[i];
455 desc_p->buf_addr = (uintptr_t)&txbuffs[i * CONFIG_ETH_BUFSIZE];
456 desc_p->next = (uintptr_t)&desc_table_p[i + 1];
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100457 desc_p->ctl_size = 0;
Andre Przywaradf6f2712020-07-06 01:40:33 +0100458 desc_p->status = 0;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530459 }
460
461 /* Correcting the last pointer of the chain */
462 desc_p->next = (uintptr_t)&desc_table_p[0];
463
Andre Przywara8cd89602020-07-06 01:40:38 +0100464 /* Flush the first TX buffer descriptor we will tell the MAC about. */
Andre Przywara2e7dd262020-07-06 01:40:40 +0100465 cache_clean_descriptor(desc_table_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530466
467 writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
468 priv->tx_currdescnum = 0;
469}
470
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530471static int sun8i_emac_eth_start(struct udevice *dev)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530472{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530473 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara874145f2020-07-06 01:40:32 +0100474 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530475
Andre Przywara6bdc70e2020-07-06 01:40:42 +0100476 /* Soft reset MAC */
477 writel(EMAC_CTL1_SOFT_RST, priv->mac_reg + EMAC_CTL1);
478 ret = wait_for_bit_le32(priv->mac_reg + EMAC_CTL1,
479 EMAC_CTL1_SOFT_RST, false, 10, true);
480 if (ret) {
481 printf("%s: Timeout\n", __func__);
482 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530483 }
484
485 /* Rewrite mac address after reset */
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530486 sun8i_eth_write_hwaddr(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530487
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100488 /* transmission starts after the full frame arrived in TX DMA FIFO */
489 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_MD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530490
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100491 /*
492 * RX DMA reads data from RX DMA FIFO to host memory after a
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530493 * complete frame has been written to RX DMA FIFO
494 */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100495 setbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_MD);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530496
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100497 /* DMA burst length */
498 writel(8 << EMAC_CTL1_BURST_LEN_SHIFT, priv->mac_reg + EMAC_CTL1);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530499
500 /* Initialize rx/tx descriptors */
501 rx_descs_init(priv);
502 tx_descs_init(priv);
503
504 /* PHY Start Up */
Andre Przywara874145f2020-07-06 01:40:32 +0100505 ret = phy_startup(priv->phydev);
506 if (ret)
507 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530508
509 sun8i_adjust_link(priv, priv->phydev);
510
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100511 /* Start RX/TX DMA */
Andre Przywara59422822020-07-06 01:40:43 +0100512 setbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_DMA_EN |
513 EMAC_RX_CTL1_RX_ERR_FRM | EMAC_RX_CTL1_RX_RUNT_FRM);
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100514 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530515
516 /* Enable RX/TX */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100517 setbits_le32(priv->mac_reg + EMAC_RX_CTL0, EMAC_RX_CTL0_RX_EN);
518 setbits_le32(priv->mac_reg + EMAC_TX_CTL0, EMAC_TX_CTL0_TX_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530519
520 return 0;
521}
522
523static int parse_phy_pins(struct udevice *dev)
524{
Lothar Feltenacb9a5b2018-07-13 10:45:27 +0200525 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530526 int offset;
527 const char *pin_name;
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100528 int drive, pull = SUN4I_PINCTRL_NO_PULL, i;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530529
Simon Glassdd79d6e2017-01-17 16:52:55 -0700530 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530531 "pinctrl-0");
532 if (offset < 0) {
533 printf("WARNING: emac: cannot find pinctrl-0 node\n");
534 return offset;
535 }
536
537 drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
Andre Przywara26e549b2018-04-04 01:31:15 +0100538 "drive-strength", ~0);
539 if (drive != ~0) {
540 if (drive <= 10)
541 drive = SUN4I_PINCTRL_10_MA;
542 else if (drive <= 20)
543 drive = SUN4I_PINCTRL_20_MA;
544 else if (drive <= 30)
545 drive = SUN4I_PINCTRL_30_MA;
546 else
547 drive = SUN4I_PINCTRL_40_MA;
Andre Przywara26e549b2018-04-04 01:31:15 +0100548 }
549
550 if (fdt_get_property(gd->fdt_blob, offset, "bias-pull-up", NULL))
551 pull = SUN4I_PINCTRL_PULL_UP;
Andre Przywara26e549b2018-04-04 01:31:15 +0100552 else if (fdt_get_property(gd->fdt_blob, offset, "bias-pull-down", NULL))
553 pull = SUN4I_PINCTRL_PULL_DOWN;
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100554
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530555 for (i = 0; ; i++) {
556 int pin;
557
Simon Glassb0ea7402016-10-02 17:59:28 -0600558 pin_name = fdt_stringlist_get(gd->fdt_blob, offset,
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100559 "pins", i, NULL);
560 if (!pin_name)
561 break;
Andre Przywara26e549b2018-04-04 01:31:15 +0100562
563 pin = sunxi_name_to_gpio(pin_name);
564 if (pin < 0)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530565 continue;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530566
Lothar Feltenacb9a5b2018-07-13 10:45:27 +0200567 if (priv->variant == H3_EMAC)
568 sunxi_gpio_set_cfgpin(pin, SUN8I_IOMUX_H3);
Samuel Holland3386e9a2020-05-07 18:10:51 -0500569 else if (priv->variant == R40_GMAC || priv->variant == H6_EMAC)
Lothar Feltene8cbced2018-07-13 10:45:28 +0200570 sunxi_gpio_set_cfgpin(pin, SUN8I_IOMUX_R40);
Lothar Feltenacb9a5b2018-07-13 10:45:27 +0200571 else
572 sunxi_gpio_set_cfgpin(pin, SUN8I_IOMUX);
573
Andre Przywara26e549b2018-04-04 01:31:15 +0100574 if (drive != ~0)
575 sunxi_gpio_set_drv(pin, drive);
576 if (pull != ~0)
577 sunxi_gpio_set_pull(pin, pull);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530578 }
579
580 if (!i) {
Andre Przywara26e549b2018-04-04 01:31:15 +0100581 printf("WARNING: emac: cannot find pins property\n");
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530582 return -2;
583 }
584
585 return 0;
586}
587
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530588static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530589{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530590 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530591 u32 status, desc_num = priv->rx_currdescnum;
592 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
Andre Przywara59422822020-07-06 01:40:43 +0100593 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
594 int length;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530595
596 /* Invalidate entire buffer descriptor */
Andre Przywara2e7dd262020-07-06 01:40:40 +0100597 cache_inv_descriptor(desc_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530598
599 status = desc_p->status;
600
601 /* Check for DMA own bit */
Andre Przywara59422822020-07-06 01:40:43 +0100602 if (status & EMAC_DESC_OWN_DMA)
603 return -EAGAIN;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530604
Andre Przywara59422822020-07-06 01:40:43 +0100605 length = (status >> 16) & 0x3fff;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530606
Andre Przywara59422822020-07-06 01:40:43 +0100607 /* make sure we read from DRAM, not our cache */
608 invalidate_dcache_range(data_start,
609 data_start + roundup(length, ARCH_DMA_MINALIGN));
610
611 if (status & EMAC_DESC_RX_ERROR_MASK) {
612 debug("RX: packet error: 0x%x\n",
613 status & EMAC_DESC_RX_ERROR_MASK);
614 return 0;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530615 }
Andre Przywara59422822020-07-06 01:40:43 +0100616 if (length < 0x40) {
617 debug("RX: Bad Packet (runt)\n");
618 return 0;
619 }
620
621 if (length > CONFIG_ETH_RXSIZE) {
622 debug("RX: Too large packet (%d bytes)\n", length);
623 return 0;
624 }
625
626 *packetp = (uchar *)(ulong)desc_p->buf_addr;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530627
628 return length;
629}
630
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530631static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530632{
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530633 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100634 u32 desc_num = priv->tx_currdescnum;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530635 struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530636 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
637 uintptr_t data_end = data_start +
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530638 roundup(length, ARCH_DMA_MINALIGN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530639
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100640 desc_p->ctl_size = length | EMAC_DESC_CHAIN_SECOND;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530641
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530642 memcpy((void *)data_start, packet, length);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530643
644 /* Flush data to be sent */
645 flush_dcache_range(data_start, data_end);
646
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100647 /* frame begin and end */
648 desc_p->ctl_size |= EMAC_DESC_LAST_DESC | EMAC_DESC_FIRST_DESC;
649 desc_p->status = EMAC_DESC_OWN_DMA;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530650
Andre Przywara2e7dd262020-07-06 01:40:40 +0100651 /* make sure the MAC reads the actual data from DRAM */
652 cache_clean_descriptor(desc_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530653
654 /* Move to next Descriptor and wrap around */
655 if (++desc_num >= CONFIG_TX_DESCR_NUM)
656 desc_num = 0;
657 priv->tx_currdescnum = desc_num;
658
659 /* Start the DMA */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100660 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_START);
661
662 /*
663 * Since we copied the data above, we return here without waiting
664 * for the packet to be actually send out.
665 */
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530666
667 return 0;
668}
669
Sean Anderson4702aa22020-09-15 10:45:00 -0400670static int sun8i_emac_board_setup(struct udevice *dev,
671 struct emac_eth_dev *priv)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530672{
Jagan Tekicb63d282019-02-28 00:26:58 +0530673 int ret;
674
675 ret = clk_enable(&priv->tx_clk);
676 if (ret) {
677 dev_err(dev, "failed to enable TX clock\n");
678 return ret;
679 }
680
681 if (reset_valid(&priv->tx_rst)) {
682 ret = reset_deassert(&priv->tx_rst);
683 if (ret) {
684 dev_err(dev, "failed to deassert TX reset\n");
685 goto err_tx_clk;
686 }
687 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530688
Jagan Teki727ed792019-02-28 00:27:00 +0530689 /* Only H3/H5 have clock controls for internal EPHY */
690 if (clk_valid(&priv->ephy_clk)) {
691 ret = clk_enable(&priv->ephy_clk);
692 if (ret) {
693 dev_err(dev, "failed to enable EPHY TX clock\n");
694 return ret;
695 }
696 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530697
Jagan Teki727ed792019-02-28 00:27:00 +0530698 if (reset_valid(&priv->ephy_rst)) {
699 ret = reset_deassert(&priv->ephy_rst);
700 if (ret) {
701 dev_err(dev, "failed to deassert EPHY TX clock\n");
702 return ret;
Lothar Feltenacb9a5b2018-07-13 10:45:27 +0200703 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530704 }
705
Jagan Tekicb63d282019-02-28 00:26:58 +0530706 return 0;
Lothar Feltene8cbced2018-07-13 10:45:28 +0200707
Jagan Tekicb63d282019-02-28 00:26:58 +0530708err_tx_clk:
709 clk_disable(&priv->tx_clk);
710 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530711}
712
Simon Glassfa4689a2019-12-06 21:41:35 -0700713#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich3297b552017-02-22 19:46:41 +0100714static int sun8i_mdio_reset(struct mii_dev *bus)
715{
716 struct udevice *dev = bus->priv;
717 struct emac_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700718 struct sun8i_eth_pdata *pdata = dev_get_plat(dev);
Philipp Tomsich3297b552017-02-22 19:46:41 +0100719 int ret;
720
721 if (!dm_gpio_is_valid(&priv->reset_gpio))
722 return 0;
723
724 /* reset the phy */
725 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
726 if (ret)
727 return ret;
728
729 udelay(pdata->reset_delays[0]);
730
731 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
732 if (ret)
733 return ret;
734
735 udelay(pdata->reset_delays[1]);
736
737 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
738 if (ret)
739 return ret;
740
741 udelay(pdata->reset_delays[2]);
742
743 return 0;
744}
745#endif
746
747static int sun8i_mdio_init(const char *name, struct udevice *priv)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530748{
749 struct mii_dev *bus = mdio_alloc();
750
751 if (!bus) {
752 debug("Failed to allocate MDIO bus\n");
753 return -ENOMEM;
754 }
755
756 bus->read = sun8i_mdio_read;
757 bus->write = sun8i_mdio_write;
758 snprintf(bus->name, sizeof(bus->name), name);
759 bus->priv = (void *)priv;
Simon Glassfa4689a2019-12-06 21:41:35 -0700760#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich3297b552017-02-22 19:46:41 +0100761 bus->reset = sun8i_mdio_reset;
762#endif
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530763
764 return mdio_register(bus);
765}
766
Andre Przywaraf58d83c2020-10-21 23:21:42 +0530767static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
768 int length)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530769{
770 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530771 u32 desc_num = priv->rx_currdescnum;
772 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530773
Andre Przywara2e7dd262020-07-06 01:40:40 +0100774 /* give the current descriptor back to the MAC */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100775 desc_p->status |= EMAC_DESC_OWN_DMA;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530776
777 /* Flush Status field of descriptor */
Andre Przywara2e7dd262020-07-06 01:40:40 +0100778 cache_clean_descriptor(desc_p);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530779
780 /* Move to next desc and wrap-around condition. */
781 if (++desc_num >= CONFIG_RX_DESCR_NUM)
782 desc_num = 0;
783 priv->rx_currdescnum = desc_num;
784
785 return 0;
786}
787
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530788static void sun8i_emac_eth_stop(struct udevice *dev)
789{
790 struct emac_eth_dev *priv = dev_get_priv(dev);
791
792 /* Stop Rx/Tx transmitter */
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100793 clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, EMAC_RX_CTL0_RX_EN);
794 clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, EMAC_TX_CTL0_TX_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530795
Andre Przywarae6e29cc2020-07-06 01:40:36 +0100796 /* Stop RX/TX DMA */
797 clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_EN);
798 clrbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_DMA_EN);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530799
800 phy_shutdown(priv->phydev);
801}
802
803static int sun8i_emac_eth_probe(struct udevice *dev)
804{
Simon Glassfa20e932020-12-03 16:55:20 -0700805 struct sun8i_eth_pdata *sun8i_pdata = dev_get_plat(dev);
Icenowy Zheng525dc442018-11-23 00:37:48 +0100806 struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530807 struct emac_eth_dev *priv = dev_get_priv(dev);
Jagan Tekicb63d282019-02-28 00:26:58 +0530808 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530809
810 priv->mac_reg = (void *)pdata->iobase;
811
Sean Anderson4702aa22020-09-15 10:45:00 -0400812 ret = sun8i_emac_board_setup(dev, priv);
Jagan Tekicb63d282019-02-28 00:26:58 +0530813 if (ret)
814 return ret;
815
Icenowy Zheng525dc442018-11-23 00:37:48 +0100816 sun8i_emac_set_syscon(sun8i_pdata, priv);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530817
Philipp Tomsich3297b552017-02-22 19:46:41 +0100818 sun8i_mdio_init(dev->name, dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530819 priv->bus = miiphy_get_dev_by_name(dev->name);
820
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530821 return sun8i_phy_init(priv, dev);
822}
823
824static const struct eth_ops sun8i_emac_eth_ops = {
825 .start = sun8i_emac_eth_start,
826 .write_hwaddr = sun8i_eth_write_hwaddr,
827 .send = sun8i_emac_eth_send,
828 .recv = sun8i_emac_eth_recv,
829 .free_pkt = sun8i_eth_free_pkt,
830 .stop = sun8i_emac_eth_stop,
831};
832
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530833static int sun8i_handle_internal_phy(struct udevice *dev, struct emac_eth_dev *priv)
Jagan Teki727ed792019-02-28 00:27:00 +0530834{
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530835 struct ofnode_phandle_args phandle;
836 int ret;
Jagan Teki727ed792019-02-28 00:27:00 +0530837
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530838 ret = ofnode_parse_phandle_with_args(dev_ofnode(dev), "phy-handle",
839 NULL, 0, 0, &phandle);
840 if (ret)
841 return ret;
Jagan Teki727ed792019-02-28 00:27:00 +0530842
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530843 /* If the PHY node is not a child of the internal MDIO bus, we are
844 * using some external PHY.
845 */
846 if (!ofnode_device_is_compatible(ofnode_get_parent(phandle.node),
847 "allwinner,sun8i-h3-mdio-internal"))
Emmanuel Vadot98be8be2019-07-19 22:26:38 +0200848 return 0;
849
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530850 ret = clk_get_by_index_nodev(phandle.node, 0, &priv->ephy_clk);
Jagan Teki727ed792019-02-28 00:27:00 +0530851 if (ret) {
852 dev_err(dev, "failed to get EPHY TX clock\n");
853 return ret;
854 }
855
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530856 ret = reset_get_by_index_nodev(phandle.node, 0, &priv->ephy_rst);
Jagan Teki727ed792019-02-28 00:27:00 +0530857 if (ret) {
858 dev_err(dev, "failed to get EPHY TX reset\n");
859 return ret;
860 }
861
862 priv->use_internal_phy = true;
863
864 return 0;
865}
866
Simon Glassaad29ae2020-12-03 16:55:21 -0700867static int sun8i_emac_eth_of_to_plat(struct udevice *dev)
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530868{
Simon Glassfa20e932020-12-03 16:55:20 -0700869 struct sun8i_eth_pdata *sun8i_pdata = dev_get_plat(dev);
Philipp Tomsich3297b552017-02-22 19:46:41 +0100870 struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530871 struct emac_eth_dev *priv = dev_get_priv(dev);
872 const char *phy_mode;
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100873 const fdt32_t *reg;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700874 int node = dev_of_offset(dev);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530875 int offset = 0;
Simon Glassfa4689a2019-12-06 21:41:35 -0700876#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich3297b552017-02-22 19:46:41 +0100877 int reset_flags = GPIOD_IS_OUT;
Philipp Tomsich3297b552017-02-22 19:46:41 +0100878#endif
Jagan Tekicb63d282019-02-28 00:26:58 +0530879 int ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530880
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900881 pdata->iobase = dev_read_addr(dev);
Andre Przywaraba3a96d2018-04-04 01:31:16 +0100882 if (pdata->iobase == FDT_ADDR_T_NONE) {
883 debug("%s: Cannot find MAC base address\n", __func__);
884 return -EINVAL;
885 }
886
Lothar Feltene8cbced2018-07-13 10:45:28 +0200887 priv->variant = dev_get_driver_data(dev);
888
889 if (!priv->variant) {
890 printf("%s: Missing variant\n", __func__);
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100891 return -EINVAL;
892 }
Lothar Feltene8cbced2018-07-13 10:45:28 +0200893
Jagan Tekicb63d282019-02-28 00:26:58 +0530894 ret = clk_get_by_name(dev, "stmmaceth", &priv->tx_clk);
895 if (ret) {
896 dev_err(dev, "failed to get TX clock\n");
897 return ret;
898 }
899
900 ret = reset_get_by_name(dev, "stmmaceth", &priv->tx_rst);
901 if (ret && ret != -ENOENT) {
902 dev_err(dev, "failed to get TX reset\n");
903 return ret;
904 }
905
Jagan Teki1cfc64c2019-02-28 00:26:51 +0530906 offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "syscon");
907 if (offset < 0) {
908 debug("%s: cannot find syscon node\n", __func__);
909 return -EINVAL;
910 }
911
912 reg = fdt_getprop(gd->fdt_blob, offset, "reg", NULL);
913 if (!reg) {
914 debug("%s: cannot find reg property in syscon node\n",
915 __func__);
916 return -EINVAL;
917 }
918 priv->sysctl_reg = fdt_translate_address((void *)gd->fdt_blob,
919 offset, reg);
920 if (priv->sysctl_reg == FDT_ADDR_T_NONE) {
921 debug("%s: Cannot find syscon base address\n", __func__);
922 return -EINVAL;
Andre Przywaraba3a96d2018-04-04 01:31:16 +0100923 }
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530924
925 pdata->phy_interface = -1;
926 priv->phyaddr = -1;
927 priv->use_internal_phy = false;
928
Andre Przywara94f3bbd2018-04-04 01:31:20 +0100929 offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "phy-handle");
Andre Przywaraba3a96d2018-04-04 01:31:16 +0100930 if (offset < 0) {
931 debug("%s: Cannot find PHY address\n", __func__);
932 return -EINVAL;
933 }
934 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530935
Simon Glassdd79d6e2017-01-17 16:52:55 -0700936 phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530937
938 if (phy_mode)
939 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
940 printf("phy interface%d\n", pdata->phy_interface);
941
942 if (pdata->phy_interface == -1) {
943 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
944 return -EINVAL;
945 }
946
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530947 if (priv->variant == H3_EMAC) {
Andre Przywarab3ce85c2020-10-21 23:27:32 +0530948 ret = sun8i_handle_internal_phy(dev, priv);
Jagan Teki727ed792019-02-28 00:27:00 +0530949 if (ret)
950 return ret;
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530951 }
952
953 priv->interface = pdata->phy_interface;
954
955 if (!priv->use_internal_phy)
956 parse_phy_pins(dev);
957
Icenowy Zheng525dc442018-11-23 00:37:48 +0100958 sun8i_pdata->tx_delay_ps = fdtdec_get_int(gd->fdt_blob, node,
959 "allwinner,tx-delay-ps", 0);
960 if (sun8i_pdata->tx_delay_ps < 0 || sun8i_pdata->tx_delay_ps > 700)
961 printf("%s: Invalid TX delay value %d\n", __func__,
962 sun8i_pdata->tx_delay_ps);
963
964 sun8i_pdata->rx_delay_ps = fdtdec_get_int(gd->fdt_blob, node,
965 "allwinner,rx-delay-ps", 0);
966 if (sun8i_pdata->rx_delay_ps < 0 || sun8i_pdata->rx_delay_ps > 3100)
967 printf("%s: Invalid RX delay value %d\n", __func__,
968 sun8i_pdata->rx_delay_ps);
969
Simon Glassfa4689a2019-12-06 21:41:35 -0700970#if CONFIG_IS_ENABLED(DM_GPIO)
Simon Glass7a494432017-05-17 17:18:09 -0600971 if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
Philipp Tomsich3297b552017-02-22 19:46:41 +0100972 "snps,reset-active-low"))
973 reset_flags |= GPIOD_ACTIVE_LOW;
974
975 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
976 &priv->reset_gpio, reset_flags);
977
978 if (ret == 0) {
Simon Glass7a494432017-05-17 17:18:09 -0600979 ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
Philipp Tomsich3297b552017-02-22 19:46:41 +0100980 "snps,reset-delays-us",
981 sun8i_pdata->reset_delays, 3);
982 } else if (ret == -ENOENT) {
983 ret = 0;
984 }
985#endif
986
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530987 return 0;
988}
989
990static const struct udevice_id sun8i_emac_eth_ids[] = {
991 {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
992 {.compatible = "allwinner,sun50i-a64-emac",
993 .data = (uintptr_t)A64_EMAC },
994 {.compatible = "allwinner,sun8i-a83t-emac",
995 .data = (uintptr_t)A83T_EMAC },
Lothar Feltene8cbced2018-07-13 10:45:28 +0200996 {.compatible = "allwinner,sun8i-r40-gmac",
997 .data = (uintptr_t)R40_GMAC },
Samuel Holland3386e9a2020-05-07 18:10:51 -0500998 {.compatible = "allwinner,sun50i-h6-emac",
999 .data = (uintptr_t)H6_EMAC },
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05301000 { }
1001};
1002
1003U_BOOT_DRIVER(eth_sun8i_emac) = {
1004 .name = "eth_sun8i_emac",
1005 .id = UCLASS_ETH,
1006 .of_match = sun8i_emac_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001007 .of_to_plat = sun8i_emac_eth_of_to_plat,
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05301008 .probe = sun8i_emac_eth_probe,
1009 .ops = &sun8i_emac_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001010 .priv_auto = sizeof(struct emac_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -07001011 .plat_auto = sizeof(struct sun8i_eth_pdata),
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05301012 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1013};