blob: dd71d89840898e1560ef8f7bbe413352f136385f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefano Babic1f76ac12011-11-30 23:56:52 +00002/*
3 * Copyright (C) 2011
4 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
5 *
6 * Copyright (C) 2009 TechNexion Ltd.
Stefano Babic1f76ac12011-11-30 23:56:52 +00007 */
8
9#ifndef __TAM3517_H
10#define __TAM3517_H
11
12/*
13 * High Level Configuration Options
14 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000015
Stefano Babic1f76ac12011-11-30 23:56:52 +000016#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050017#include <asm/arch/omap.h>
Stefano Babic1f76ac12011-11-30 23:56:52 +000018
Stefano Babic1f76ac12011-11-30 23:56:52 +000019/* Clock Defines */
20#define V_OSCK 26000000 /* Clock output from T2 */
21#define V_SCLK (V_OSCK >> 1)
22
Stefano Babic1f76ac12011-11-30 23:56:52 +000023#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
24#define CONFIG_SETUP_MEMORY_TAGS
25#define CONFIG_INITRD_TAG
26#define CONFIG_REVISION_TAG
27
28/*
29 * Size of malloc() pool
30 */
31#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
32#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \
33 2 * 1024 * 1024)
34/*
35 * DDR related
36 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000037#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
38
39/*
40 * Hardware drivers
41 */
42
43/*
44 * NS16550 Configuration
45 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000046#define CONFIG_SYS_NS16550_SERIAL
47#define CONFIG_SYS_NS16550_REG_SIZE (-4)
48#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
49
50/*
51 * select serial console configuration
52 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000053#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
Stefano Babic1f76ac12011-11-30 23:56:52 +000054
55/* allow to overwrite serial and ethaddr */
56#define CONFIG_ENV_OVERWRITE
Stefano Babic1f76ac12011-11-30 23:56:52 +000057#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
58 115200}
Stefano Babic1f76ac12011-11-30 23:56:52 +000059/* EHCI */
Stefano Babic1f76ac12011-11-30 23:56:52 +000060#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25
Stefano Babic1f76ac12011-11-30 23:56:52 +000061
Heiko Schocherf53f2b82013-10-22 11:03:18 +020062#define CONFIG_SYS_I2C
Stefano Babicf39fd592012-08-29 01:21:59 +000063#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
64#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
65#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Stefano Babic1f76ac12011-11-30 23:56:52 +000066
67/*
68 * Board NAND Info.
69 */
70#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
71 /* to access */
72 /* nand at CS0 */
73
74#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
75 /* NAND devices */
Stefano Babic1f76ac12011-11-30 23:56:52 +000076
Stefano Babic1f76ac12011-11-30 23:56:52 +000077/*
78 * Miscellaneous configurable options
79 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000080#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
81
Stefano Babic1f76ac12011-11-30 23:56:52 +000082#define CONFIG_SYS_MAXARGS 32 /* max number of command */
83 /* args */
Stefano Babic1f76ac12011-11-30 23:56:52 +000084/* memtest works on */
85#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
86#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
87 0x01F00000) /* 31MB */
88
89#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
90 /* address */
91
92/*
93 * AM3517 has 12 GP timers, they can be driven by the system clock
94 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
95 * This rate is divided by a local divisor.
96 */
97#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
98#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Stefano Babic1f76ac12011-11-30 23:56:52 +000099
100/*
Stefano Babic1f76ac12011-11-30 23:56:52 +0000101 * Physical Memory Map
102 */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000103#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Stefano Babic1f76ac12011-11-30 23:56:52 +0000104#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
105
106/*
107 * FLASH and environment organization
108 */
109
110/* **** PISMO SUPPORT *** */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000111
112/* Redundant Environment */
113#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
Adam Ford6b1c1652017-09-04 21:08:02 -0500114#define CONFIG_ENV_OFFSET 0x180000
115#define CONFIG_ENV_ADDR 0x180000
Stefano Babic1f76ac12011-11-30 23:56:52 +0000116#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
117 2 * CONFIG_SYS_ENV_SECT_SIZE)
118#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
119
120#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
121#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
122#define CONFIG_SYS_INIT_RAM_SIZE 0x800
123#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
124 CONFIG_SYS_INIT_RAM_SIZE - \
125 GENERATED_GBL_DATA_SIZE)
126
127/*
128 * ethernet support, EMAC
129 *
130 */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000131#define CONFIG_DRIVER_TI_EMAC_USE_RMII
Stefano Babic1f76ac12011-11-30 23:56:52 +0000132#define CONFIG_BOOTP_DNS2
133#define CONFIG_BOOTP_SEND_HOSTNAME
134#define CONFIG_NET_RETRY_COUNT 10
Stefano Babic1f76ac12011-11-30 23:56:52 +0000135
136/* Defines for SPL */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000137#define CONFIG_SPL_CONSOLE
Jeroen Hofstee64407af2013-12-21 18:03:09 +0100138#define CONFIG_SPL_NAND_SOFTECC
Stefano Babic1f76ac12011-11-30 23:56:52 +0000139#define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */
140
Scott Woodc352a0c2012-09-20 19:09:07 -0500141#define CONFIG_SPL_NAND_BASE
142#define CONFIG_SPL_NAND_DRIVERS
143#define CONFIG_SPL_NAND_ECC
Stefano Babic1f76ac12011-11-30 23:56:52 +0000144
145#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinicfff4aa2016-08-26 13:30:43 -0400146#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
147 CONFIG_SPL_TEXT_BASE)
Stefano Babice0faf3c2016-06-14 09:13:37 +0200148#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
Stefano Babic1f76ac12011-11-30 23:56:52 +0000149
150#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
151#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
152#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
153#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
154
Stefano Babice0faf3c2016-06-14 09:13:37 +0200155#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
156#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
157
158/* FAT */
159#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
160#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
161
162/* RAW SD card / eMMC */
163#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x900 /* address 0x120000 */
164#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x80 /* address 0x10000 */
165#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0x80 /* 64KiB */
166
Stefano Babic1f76ac12011-11-30 23:56:52 +0000167/* NAND boot config */
168#define CONFIG_SYS_NAND_PAGE_COUNT 64
169#define CONFIG_SYS_NAND_PAGE_SIZE 2048
170#define CONFIG_SYS_NAND_OOBSIZE 64
171#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
172#define CONFIG_SYS_NAND_5_ADDR_CYCLE
173#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
174#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
175 48, 49, 50, 51, 52, 53, 54, 55,\
176 56, 57, 58, 59, 60, 61, 62, 63}
177#define CONFIG_SYS_NAND_ECCSIZE 256
178#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530179#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Stefano Babic1f76ac12011-11-30 23:56:52 +0000180
Stefano Babic1f76ac12011-11-30 23:56:52 +0000181#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
182
183#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
184#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
185
Stefano Babic1f76ac12011-11-30 23:56:52 +0000186/* Setup MTD for NAND on the SOM */
Stefano Babic1f76ac12011-11-30 23:56:52 +0000187
Stefano Babic1f76ac12011-11-30 23:56:52 +0000188#define CONFIG_TAM3517_SETTINGS \
189 "netdev=eth0\0" \
190 "nandargs=setenv bootargs root=${nandroot} " \
191 "rootfstype=${nandrootfstype}\0" \
192 "nfsargs=setenv bootargs root=/dev/nfs rw " \
193 "nfsroot=${serverip}:${rootpath}\0" \
194 "ramargs=setenv bootargs root=/dev/ram rw\0" \
195 "addip_sta=setenv bootargs ${bootargs} " \
196 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
197 ":${hostname}:${netdev}:off panic=1\0" \
198 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
199 "addip=if test -n ${ipdyn};then run addip_dyn;" \
200 "else run addip_sta;fi\0" \
201 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
202 "addtty=setenv bootargs ${bootargs}" \
203 " console=ttyO0,${baudrate}\0" \
204 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
205 "loadaddr=82000000\0" \
206 "kernel_addr_r=82000000\0" \
Mario Six790d8442018-03-28 14:38:20 +0200207 "hostname=" CONFIG_HOSTNAME "\0" \
208 "bootfile=" CONFIG_HOSTNAME "/uImage\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000209 "flash_self=run ramargs addip addtty addmtd addmisc;" \
210 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
211 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
212 "bootm ${kernel_addr}\0" \
213 "nandboot=run nandargs addip addtty addmtd addmisc;" \
214 "nand read ${kernel_addr_r} kernel\0" \
215 "bootm ${kernel_addr_r}\0" \
216 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
217 "run nfsargs addip addtty addmtd addmisc;" \
218 "bootm ${kernel_addr_r}\0" \
219 "net_self=if run net_self_load;then " \
220 "run ramargs addip addtty addmtd addmisc;" \
221 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
222 "else echo Images not loades;fi\0" \
Mario Six790d8442018-03-28 14:38:20 +0200223 "u-boot=" CONFIG_HOSTNAME "/u-boot.img\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000224 "load=tftp ${loadaddr} ${u-boot}\0" \
225 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Mario Six790d8442018-03-28 14:38:20 +0200226 "mlo=" CONFIG_HOSTNAME "/MLO\0" \
Stefano Babic1f76ac12011-11-30 23:56:52 +0000227 "uboot_addr=0x80000\0" \
228 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
229 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
230 "updatemlo=nandecc hw;nand erase 0 20000;" \
231 "nand write ${loadaddr} 0 20000\0" \
232 "upd=if run load;then echo Updating u-boot;if run update;" \
233 "then echo U-Boot updated;" \
234 "else echo Error updating u-boot !;" \
235 "echo Board without bootloader !!;" \
236 "fi;" \
237 "else echo U-Boot not downloaded..exiting;fi\0" \
238
Stefano Babicf39fd592012-08-29 01:21:59 +0000239/*
240 * this is common code for all TAM3517 boards.
241 * MAC address is stored from manufacturer in
242 * I2C EEPROM
243 */
244#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
Stefano Babicf39fd592012-08-29 01:21:59 +0000245/*
246 * The I2C EEPROM on the TAM3517 contains
247 * mac address and production data
248 */
249struct tam3517_module_info {
250 char customer[48];
251 char product[48];
252
253 /*
254 * bit 0~47 : sequence number
255 * bit 48~55 : week of year, from 0.
256 * bit 56~63 : year
257 */
258 unsigned long long sequence_number;
259
260 /*
261 * bit 0~7 : revision fixed
262 * bit 8~15 : revision major
263 * bit 16~31 : TNxxx
264 */
265 unsigned int revision;
266 unsigned char eth_addr[4][8];
267 unsigned char _rev[100];
268};
269
Stefano Babic0a152e62012-11-23 05:19:25 +0000270#define TAM3517_READ_EEPROM(info, ret) \
271do { \
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200272 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000273 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \
Stefano Babic0a152e62012-11-23 05:19:25 +0000274 (void *)info, sizeof(*info))) \
275 ret = 1; \
276 else \
277 ret = 0; \
278} while (0)
279
280#define TAM3517_READ_MAC_FROM_EEPROM(info) \
281do { \
282 char buf[80], ethname[20]; \
283 int i; \
Stefano Babicf39fd592012-08-29 01:21:59 +0000284 memset(buf, 0, sizeof(buf)); \
Stefano Babic0a152e62012-11-23 05:19:25 +0000285 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \
Stefano Babicf39fd592012-08-29 01:21:59 +0000286 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \
Stefano Babic0a152e62012-11-23 05:19:25 +0000287 (info)->eth_addr[i][5], \
288 (info)->eth_addr[i][4], \
289 (info)->eth_addr[i][3], \
290 (info)->eth_addr[i][2], \
291 (info)->eth_addr[i][1], \
292 (info)->eth_addr[i][0]); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000293 \
294 if (i) \
295 sprintf(ethname, "eth%daddr", i); \
296 else \
Ben Whitten34fd6c92015-12-30 13:05:58 +0000297 strcpy(ethname, "ethaddr"); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000298 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
Simon Glass6a38e412017-08-03 12:22:09 -0600299 env_set(ethname, buf); \
Stefano Babicf39fd592012-08-29 01:21:59 +0000300 } \
301} while (0)
Stefano Babic0a152e62012-11-23 05:19:25 +0000302
303/* The following macros are taken from Technexion's documentation */
304#define TAM3517_sequence_number(info) \
305 ((info)->sequence_number % 0x1000000000000LL)
306#define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
307#define TAM3517_year(info) ((info)->sequence_number >> 56)
308#define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
309#define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
310#define TAM3517_revision_tn(info) ((info)->revision >> 16)
311
312#define TAM3517_PRINT_SOM_INFO(info) \
313do { \
314 printf("Vendor:%s\n", (info)->customer); \
315 printf("SOM: %s\n", (info)->product); \
316 printf("SeqNr: %02llu%02llu%012llu\n", \
317 TAM3517_year(info), \
318 TAM3517_week_of_year(info), \
319 TAM3517_sequence_number(info)); \
320 printf("Rev: TN%u %u.%u\n", \
321 TAM3517_revision_tn(info), \
322 TAM3517_revision_major(info), \
323 TAM3517_revision_fixed(info)); \
324} while (0)
325
Stefano Babicf39fd592012-08-29 01:21:59 +0000326#endif
327
Stefano Babic1f76ac12011-11-30 23:56:52 +0000328#endif /* __TAM3517_H */