blob: 31c2959aeb12931b2bbdf26b3c676ae1a7b0fd1a [file] [log] [blame]
Faiz Abbas5cc51072019-10-15 18:24:36 +05301// SPDX-License-Identifier: GPL-2.0+
2/**
Bin Meng3816bea2023-10-11 21:15:44 +08003 * ufs.c - Universal Flash Storage (UFS) driver
Faiz Abbas5cc51072019-10-15 18:24:36 +05304 *
5 * Taken from Linux Kernel v5.2 (drivers/scsi/ufs/ufshcd.c) and ported
6 * to u-boot.
7 *
Nishanth Menoneaa39c62023-11-01 15:56:03 -05008 * Copyright (C) 2019 Texas Instruments Incorporated - https://www.ti.com
Faiz Abbas5cc51072019-10-15 18:24:36 +05309 */
10
Marek Vasut12ec15e2023-08-16 17:05:50 +020011#include <bouncebuf.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053012#include <charset.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053013#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070015#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070016#include <dm/devres.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053017#include <dm/lists.h>
18#include <dm/device-internal.h>
19#include <malloc.h>
20#include <hexdump.h>
21#include <scsi.h>
Neil Armstrong9218c2a2024-12-30 11:30:55 +010022#include <ufs.h>
Simon Glass0b700eb2020-07-19 10:15:54 -060023#include <asm/io.h>
24#include <asm/dma-mapping.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060025#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060026#include <linux/delay.h>
Masahiro Yamada6373a172020-02-14 16:40:19 +090027#include <linux/dma-mapping.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053028
29#include "ufs.h"
30
31#define UFSHCD_ENABLE_INTRS (UTP_TRANSFER_REQ_COMPL |\
32 UTP_TASK_REQ_COMPL |\
33 UFSHCD_ERROR_MASK)
34/* maximum number of link-startup retries */
35#define DME_LINKSTARTUP_RETRIES 3
36
37/* maximum number of retries for a general UIC command */
38#define UFS_UIC_COMMAND_RETRIES 3
39
40/* Query request retries */
41#define QUERY_REQ_RETRIES 3
42/* Query request timeout */
43#define QUERY_REQ_TIMEOUT 1500 /* 1.5 seconds */
44
45/* maximum timeout in ms for a general UIC command */
46#define UFS_UIC_CMD_TIMEOUT 1000
47/* NOP OUT retries waiting for NOP IN response */
48#define NOP_OUT_RETRIES 10
49/* Timeout after 30 msecs if NOP OUT hangs without response */
50#define NOP_OUT_TIMEOUT 30 /* msecs */
51
52/* Only use one Task Tag for all requests */
53#define TASK_TAG 0
54
55/* Expose the flag value from utp_upiu_query.value */
56#define MASK_QUERY_UPIU_FLAG_LOC 0xFF
57
58#define MAX_PRDT_ENTRY 262144
59
60/* maximum bytes per request */
61#define UFS_MAX_BYTES (128 * 256 * 1024)
62
63static inline bool ufshcd_is_hba_active(struct ufs_hba *hba);
64static inline void ufshcd_hba_stop(struct ufs_hba *hba);
65static int ufshcd_hba_enable(struct ufs_hba *hba);
66
67/*
68 * ufshcd_wait_for_register - wait for register value to change
69 */
70static int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask,
71 u32 val, unsigned long timeout_ms)
72{
73 int err = 0;
74 unsigned long start = get_timer(0);
75
76 /* ignore bits that we don't intend to wait on */
77 val = val & mask;
78
79 while ((ufshcd_readl(hba, reg) & mask) != val) {
80 if (get_timer(start) > timeout_ms) {
81 if ((ufshcd_readl(hba, reg) & mask) != val)
82 err = -ETIMEDOUT;
83 break;
84 }
85 }
86
87 return err;
88}
89
90/**
91 * ufshcd_init_pwr_info - setting the POR (power on reset)
92 * values in hba power info
93 */
94static void ufshcd_init_pwr_info(struct ufs_hba *hba)
95{
96 hba->pwr_info.gear_rx = UFS_PWM_G1;
97 hba->pwr_info.gear_tx = UFS_PWM_G1;
98 hba->pwr_info.lane_rx = 1;
99 hba->pwr_info.lane_tx = 1;
100 hba->pwr_info.pwr_rx = SLOWAUTO_MODE;
101 hba->pwr_info.pwr_tx = SLOWAUTO_MODE;
102 hba->pwr_info.hs_rate = 0;
103}
104
105/**
106 * ufshcd_print_pwr_info - print power params as saved in hba
107 * power info
108 */
109static void ufshcd_print_pwr_info(struct ufs_hba *hba)
110{
111 static const char * const names[] = {
112 "INVALID MODE",
113 "FAST MODE",
114 "SLOW_MODE",
115 "INVALID MODE",
116 "FASTAUTO_MODE",
117 "SLOWAUTO_MODE",
118 "INVALID MODE",
119 };
120
121 dev_err(hba->dev, "[RX, TX]: gear=[%d, %d], lane[%d, %d], pwr[%s, %s], rate = %d\n",
122 hba->pwr_info.gear_rx, hba->pwr_info.gear_tx,
123 hba->pwr_info.lane_rx, hba->pwr_info.lane_tx,
124 names[hba->pwr_info.pwr_rx],
125 names[hba->pwr_info.pwr_tx],
126 hba->pwr_info.hs_rate);
127}
128
Neil Armstrong5168a8b2024-09-10 11:50:10 +0200129static void ufshcd_device_reset(struct ufs_hba *hba)
130{
131 ufshcd_vops_device_reset(hba);
132}
133
Faiz Abbas5cc51072019-10-15 18:24:36 +0530134/**
135 * ufshcd_ready_for_uic_cmd - Check if controller is ready
136 * to accept UIC commands
137 */
138static inline bool ufshcd_ready_for_uic_cmd(struct ufs_hba *hba)
139{
140 if (ufshcd_readl(hba, REG_CONTROLLER_STATUS) & UIC_COMMAND_READY)
141 return true;
142 else
143 return false;
144}
145
146/**
147 * ufshcd_get_uic_cmd_result - Get the UIC command result
148 */
149static inline int ufshcd_get_uic_cmd_result(struct ufs_hba *hba)
150{
151 return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_2) &
152 MASK_UIC_COMMAND_RESULT;
153}
154
155/**
156 * ufshcd_get_dme_attr_val - Get the value of attribute returned by UIC command
157 */
158static inline u32 ufshcd_get_dme_attr_val(struct ufs_hba *hba)
159{
160 return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_3);
161}
162
163/**
164 * ufshcd_is_device_present - Check if any device connected to
165 * the host controller
166 */
167static inline bool ufshcd_is_device_present(struct ufs_hba *hba)
168{
169 return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) &
170 DEVICE_PRESENT) ? true : false;
171}
172
173/**
174 * ufshcd_send_uic_cmd - UFS Interconnect layer command API
175 *
176 */
177static int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd)
178{
179 unsigned long start = 0;
180 u32 intr_status;
181 u32 enabled_intr_status;
182
183 if (!ufshcd_ready_for_uic_cmd(hba)) {
184 dev_err(hba->dev,
185 "Controller not ready to accept UIC commands\n");
186 return -EIO;
187 }
188
189 debug("sending uic command:%d\n", uic_cmd->command);
190
191 /* Write Args */
192 ufshcd_writel(hba, uic_cmd->argument1, REG_UIC_COMMAND_ARG_1);
193 ufshcd_writel(hba, uic_cmd->argument2, REG_UIC_COMMAND_ARG_2);
194 ufshcd_writel(hba, uic_cmd->argument3, REG_UIC_COMMAND_ARG_3);
195
196 /* Write UIC Cmd */
197 ufshcd_writel(hba, uic_cmd->command & COMMAND_OPCODE_MASK,
198 REG_UIC_COMMAND);
199
200 start = get_timer(0);
201 do {
202 intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
203 enabled_intr_status = intr_status & hba->intr_mask;
204 ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
205
206 if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
207 dev_err(hba->dev,
208 "Timedout waiting for UIC response\n");
209
210 return -ETIMEDOUT;
211 }
212
213 if (enabled_intr_status & UFSHCD_ERROR_MASK) {
214 dev_err(hba->dev, "Error in status:%08x\n",
215 enabled_intr_status);
216
217 return -1;
218 }
219 } while (!(enabled_intr_status & UFSHCD_UIC_MASK));
220
221 uic_cmd->argument2 = ufshcd_get_uic_cmd_result(hba);
222 uic_cmd->argument3 = ufshcd_get_dme_attr_val(hba);
223
224 debug("Sent successfully\n");
225
226 return 0;
227}
228
229/**
230 * ufshcd_dme_set_attr - UIC command for DME_SET, DME_PEER_SET
231 *
232 */
233int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, u8 attr_set,
234 u32 mib_val, u8 peer)
235{
236 struct uic_command uic_cmd = {0};
237 static const char *const action[] = {
238 "dme-set",
239 "dme-peer-set"
240 };
241 const char *set = action[!!peer];
242 int ret;
243 int retries = UFS_UIC_COMMAND_RETRIES;
244
245 uic_cmd.command = peer ?
246 UIC_CMD_DME_PEER_SET : UIC_CMD_DME_SET;
247 uic_cmd.argument1 = attr_sel;
248 uic_cmd.argument2 = UIC_ARG_ATTR_TYPE(attr_set);
249 uic_cmd.argument3 = mib_val;
250
251 do {
252 /* for peer attributes we retry upon failure */
253 ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
254 if (ret)
255 dev_dbg(hba->dev, "%s: attr-id 0x%x val 0x%x error code %d\n",
256 set, UIC_GET_ATTR_ID(attr_sel), mib_val, ret);
257 } while (ret && peer && --retries);
258
259 if (ret)
260 dev_err(hba->dev, "%s: attr-id 0x%x val 0x%x failed %d retries\n",
261 set, UIC_GET_ATTR_ID(attr_sel), mib_val,
262 UFS_UIC_COMMAND_RETRIES - retries);
263
264 return ret;
265}
266
267/**
268 * ufshcd_dme_get_attr - UIC command for DME_GET, DME_PEER_GET
269 *
270 */
271int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
272 u32 *mib_val, u8 peer)
273{
274 struct uic_command uic_cmd = {0};
275 static const char *const action[] = {
276 "dme-get",
277 "dme-peer-get"
278 };
279 const char *get = action[!!peer];
280 int ret;
281 int retries = UFS_UIC_COMMAND_RETRIES;
282
283 uic_cmd.command = peer ?
284 UIC_CMD_DME_PEER_GET : UIC_CMD_DME_GET;
285 uic_cmd.argument1 = attr_sel;
286
287 do {
288 /* for peer attributes we retry upon failure */
289 ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
290 if (ret)
291 dev_dbg(hba->dev, "%s: attr-id 0x%x error code %d\n",
292 get, UIC_GET_ATTR_ID(attr_sel), ret);
293 } while (ret && peer && --retries);
294
295 if (ret)
296 dev_err(hba->dev, "%s: attr-id 0x%x failed %d retries\n",
297 get, UIC_GET_ATTR_ID(attr_sel),
298 UFS_UIC_COMMAND_RETRIES - retries);
299
300 if (mib_val && !ret)
301 *mib_val = uic_cmd.argument3;
302
303 return ret;
304}
305
306static int ufshcd_disable_tx_lcc(struct ufs_hba *hba, bool peer)
307{
308 u32 tx_lanes, i, err = 0;
309
310 if (!peer)
311 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
312 &tx_lanes);
313 else
314 ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
315 &tx_lanes);
316 for (i = 0; i < tx_lanes; i++) {
317 if (!peer)
318 err = ufshcd_dme_set(hba,
319 UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
320 UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i)),
321 0);
322 else
323 err = ufshcd_dme_peer_set(hba,
324 UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
325 UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i)),
326 0);
327 if (err) {
Bin Meng618eb6a2023-10-11 21:15:45 +0800328 dev_err(hba->dev, "%s: TX LCC Disable failed, peer = %d, lane = %d, err = %d\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +0530329 __func__, peer, i, err);
330 break;
331 }
332 }
333
334 return err;
335}
336
337static inline int ufshcd_disable_device_tx_lcc(struct ufs_hba *hba)
338{
339 return ufshcd_disable_tx_lcc(hba, true);
340}
341
342/**
343 * ufshcd_dme_link_startup - Notify Unipro to perform link startup
344 *
345 */
346static int ufshcd_dme_link_startup(struct ufs_hba *hba)
347{
348 struct uic_command uic_cmd = {0};
349 int ret;
350
351 uic_cmd.command = UIC_CMD_DME_LINK_STARTUP;
352
353 ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
354 if (ret)
355 dev_dbg(hba->dev,
356 "dme-link-startup: error code %d\n", ret);
357 return ret;
358}
359
360/**
361 * ufshcd_disable_intr_aggr - Disables interrupt aggregation.
362 *
363 */
364static inline void ufshcd_disable_intr_aggr(struct ufs_hba *hba)
365{
366 ufshcd_writel(hba, 0, REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL);
367}
368
369/**
370 * ufshcd_get_lists_status - Check UCRDY, UTRLRDY and UTMRLRDY
371 */
372static inline int ufshcd_get_lists_status(u32 reg)
373{
374 return !((reg & UFSHCD_STATUS_READY) == UFSHCD_STATUS_READY);
375}
376
377/**
378 * ufshcd_enable_run_stop_reg - Enable run-stop registers,
379 * When run-stop registers are set to 1, it indicates the
380 * host controller that it can process the requests
381 */
382static void ufshcd_enable_run_stop_reg(struct ufs_hba *hba)
383{
384 ufshcd_writel(hba, UTP_TASK_REQ_LIST_RUN_STOP_BIT,
385 REG_UTP_TASK_REQ_LIST_RUN_STOP);
386 ufshcd_writel(hba, UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT,
387 REG_UTP_TRANSFER_REQ_LIST_RUN_STOP);
388}
389
390/**
391 * ufshcd_enable_intr - enable interrupts
392 */
393static void ufshcd_enable_intr(struct ufs_hba *hba, u32 intrs)
394{
395 u32 set = ufshcd_readl(hba, REG_INTERRUPT_ENABLE);
396 u32 rw;
397
398 if (hba->version == UFSHCI_VERSION_10) {
399 rw = set & INTERRUPT_MASK_RW_VER_10;
400 set = rw | ((set ^ intrs) & intrs);
401 } else {
402 set |= intrs;
403 }
404
405 ufshcd_writel(hba, set, REG_INTERRUPT_ENABLE);
406
407 hba->intr_mask = set;
408}
409
410/**
411 * ufshcd_make_hba_operational - Make UFS controller operational
412 *
413 * To bring UFS host controller to operational state,
414 * 1. Enable required interrupts
415 * 2. Configure interrupt aggregation
416 * 3. Program UTRL and UTMRL base address
417 * 4. Configure run-stop-registers
418 *
419 */
420static int ufshcd_make_hba_operational(struct ufs_hba *hba)
421{
422 int err = 0;
423 u32 reg;
424
425 /* Enable required interrupts */
426 ufshcd_enable_intr(hba, UFSHCD_ENABLE_INTRS);
427
428 /* Disable interrupt aggregation */
429 ufshcd_disable_intr_aggr(hba);
430
431 /* Configure UTRL and UTMRL base address registers */
432 ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utrdl),
433 REG_UTP_TRANSFER_REQ_LIST_BASE_L);
434 ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utrdl),
435 REG_UTP_TRANSFER_REQ_LIST_BASE_H);
436 ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utmrdl),
437 REG_UTP_TASK_REQ_LIST_BASE_L);
438 ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utmrdl),
439 REG_UTP_TASK_REQ_LIST_BASE_H);
440
441 /*
Bhupesh Sharmafdd3d842024-09-30 14:44:32 +0200442 * Make sure base address and interrupt setup are updated before
443 * enabling the run/stop registers below.
444 */
445 wmb();
446
447 /*
Faiz Abbas5cc51072019-10-15 18:24:36 +0530448 * UCRDY, UTMRLDY and UTRLRDY bits must be 1
449 */
450 reg = ufshcd_readl(hba, REG_CONTROLLER_STATUS);
451 if (!(ufshcd_get_lists_status(reg))) {
452 ufshcd_enable_run_stop_reg(hba);
453 } else {
454 dev_err(hba->dev,
Bin Meng618eb6a2023-10-11 21:15:45 +0800455 "Host controller not ready to process requests\n");
Faiz Abbas5cc51072019-10-15 18:24:36 +0530456 err = -EIO;
457 goto out;
458 }
459
460out:
461 return err;
462}
463
464/**
465 * ufshcd_link_startup - Initialize unipro link startup
466 */
467static int ufshcd_link_startup(struct ufs_hba *hba)
468{
469 int ret;
470 int retries = DME_LINKSTARTUP_RETRIES;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530471
Faiz Abbas5cc51072019-10-15 18:24:36 +0530472 do {
473 ufshcd_ops_link_startup_notify(hba, PRE_CHANGE);
474
475 ret = ufshcd_dme_link_startup(hba);
476
477 /* check if device is detected by inter-connect layer */
478 if (!ret && !ufshcd_is_device_present(hba)) {
479 dev_err(hba->dev, "%s: Device not present\n", __func__);
480 ret = -ENXIO;
481 goto out;
482 }
483
484 /*
485 * DME link lost indication is only received when link is up,
486 * but we can't be sure if the link is up until link startup
487 * succeeds. So reset the local Uni-Pro and try again.
488 */
489 if (ret && ufshcd_hba_enable(hba))
490 goto out;
491 } while (ret && retries--);
492
493 if (ret)
494 /* failed to get the link up... retire */
495 goto out;
496
Faiz Abbas5cc51072019-10-15 18:24:36 +0530497 /* Mark that link is up in PWM-G1, 1-lane, SLOW-AUTO mode */
498 ufshcd_init_pwr_info(hba);
499
500 if (hba->quirks & UFSHCD_QUIRK_BROKEN_LCC) {
501 ret = ufshcd_disable_device_tx_lcc(hba);
502 if (ret)
503 goto out;
504 }
505
506 /* Include any host controller configuration via UIC commands */
507 ret = ufshcd_ops_link_startup_notify(hba, POST_CHANGE);
508 if (ret)
509 goto out;
510
Bhupesh Sharma9f952302024-09-30 14:44:30 +0200511 /* Clear UECPA once due to LINERESET has happened during LINK_STARTUP */
512 ufshcd_readl(hba, REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530513 ret = ufshcd_make_hba_operational(hba);
514out:
515 if (ret)
516 dev_err(hba->dev, "link startup failed %d\n", ret);
517
518 return ret;
519}
520
521/**
522 * ufshcd_hba_stop - Send controller to reset state
523 */
524static inline void ufshcd_hba_stop(struct ufs_hba *hba)
525{
526 int err;
527
528 ufshcd_writel(hba, CONTROLLER_DISABLE, REG_CONTROLLER_ENABLE);
529 err = ufshcd_wait_for_register(hba, REG_CONTROLLER_ENABLE,
530 CONTROLLER_ENABLE, CONTROLLER_DISABLE,
531 10);
532 if (err)
533 dev_err(hba->dev, "%s: Controller disable failed\n", __func__);
534}
535
536/**
537 * ufshcd_is_hba_active - Get controller state
538 */
539static inline bool ufshcd_is_hba_active(struct ufs_hba *hba)
540{
541 return (ufshcd_readl(hba, REG_CONTROLLER_ENABLE) & CONTROLLER_ENABLE)
542 ? false : true;
543}
544
545/**
546 * ufshcd_hba_start - Start controller initialization sequence
547 */
548static inline void ufshcd_hba_start(struct ufs_hba *hba)
549{
550 ufshcd_writel(hba, CONTROLLER_ENABLE, REG_CONTROLLER_ENABLE);
551}
552
553/**
554 * ufshcd_hba_enable - initialize the controller
555 */
556static int ufshcd_hba_enable(struct ufs_hba *hba)
557{
558 int retry;
559
560 if (!ufshcd_is_hba_active(hba))
561 /* change controller state to "reset state" */
562 ufshcd_hba_stop(hba);
563
564 ufshcd_ops_hce_enable_notify(hba, PRE_CHANGE);
565
566 /* start controller initialization sequence */
567 ufshcd_hba_start(hba);
568
569 /*
570 * To initialize a UFS host controller HCE bit must be set to 1.
571 * During initialization the HCE bit value changes from 1->0->1.
572 * When the host controller completes initialization sequence
573 * it sets the value of HCE bit to 1. The same HCE bit is read back
574 * to check if the controller has completed initialization sequence.
575 * So without this delay the value HCE = 1, set in the previous
576 * instruction might be read back.
577 * This delay can be changed based on the controller.
578 */
579 mdelay(1);
580
581 /* wait for the host controller to complete initialization */
582 retry = 10;
583 while (ufshcd_is_hba_active(hba)) {
584 if (retry) {
585 retry--;
586 } else {
587 dev_err(hba->dev, "Controller enable failed\n");
588 return -EIO;
589 }
590 mdelay(5);
591 }
592
593 /* enable UIC related interrupts */
594 ufshcd_enable_intr(hba, UFSHCD_UIC_MASK);
595
596 ufshcd_ops_hce_enable_notify(hba, POST_CHANGE);
597
598 return 0;
599}
600
601/**
602 * ufshcd_host_memory_configure - configure local reference block with
603 * memory offsets
604 */
605static void ufshcd_host_memory_configure(struct ufs_hba *hba)
606{
607 struct utp_transfer_req_desc *utrdlp;
608 dma_addr_t cmd_desc_dma_addr;
609 u16 response_offset;
610 u16 prdt_offset;
611
612 utrdlp = hba->utrdl;
613 cmd_desc_dma_addr = (dma_addr_t)hba->ucdl;
614
615 utrdlp->command_desc_base_addr_lo =
616 cpu_to_le32(lower_32_bits(cmd_desc_dma_addr));
617 utrdlp->command_desc_base_addr_hi =
618 cpu_to_le32(upper_32_bits(cmd_desc_dma_addr));
619
620 response_offset = offsetof(struct utp_transfer_cmd_desc, response_upiu);
621 prdt_offset = offsetof(struct utp_transfer_cmd_desc, prd_table);
622
623 utrdlp->response_upiu_offset = cpu_to_le16(response_offset >> 2);
624 utrdlp->prd_table_offset = cpu_to_le16(prdt_offset >> 2);
625 utrdlp->response_upiu_length = cpu_to_le16(ALIGNED_UPIU_SIZE >> 2);
626
627 hba->ucd_req_ptr = (struct utp_upiu_req *)hba->ucdl;
628 hba->ucd_rsp_ptr =
629 (struct utp_upiu_rsp *)&hba->ucdl->response_upiu;
630 hba->ucd_prdt_ptr =
631 (struct ufshcd_sg_entry *)&hba->ucdl->prd_table;
632}
633
634/**
635 * ufshcd_memory_alloc - allocate memory for host memory space data structures
636 */
637static int ufshcd_memory_alloc(struct ufs_hba *hba)
638{
639 /* Allocate one Transfer Request Descriptor
640 * Should be aligned to 1k boundary.
641 */
Neil Armstrongceb2bf42024-09-30 14:44:23 +0200642 hba->utrdl = memalign(1024,
643 ALIGN(sizeof(struct utp_transfer_req_desc),
644 ARCH_DMA_MINALIGN));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530645 if (!hba->utrdl) {
646 dev_err(hba->dev, "Transfer Descriptor memory allocation failed\n");
647 return -ENOMEM;
648 }
649
650 /* Allocate one Command Descriptor
651 * Should be aligned to 1k boundary.
652 */
Neil Armstrongceb2bf42024-09-30 14:44:23 +0200653 hba->ucdl = memalign(1024,
654 ALIGN(sizeof(struct utp_transfer_cmd_desc),
655 ARCH_DMA_MINALIGN));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530656 if (!hba->ucdl) {
657 dev_err(hba->dev, "Command descriptor memory allocation failed\n");
658 return -ENOMEM;
659 }
660
661 return 0;
662}
663
664/**
665 * ufshcd_get_intr_mask - Get the interrupt bit mask
666 */
667static inline u32 ufshcd_get_intr_mask(struct ufs_hba *hba)
668{
669 u32 intr_mask = 0;
670
671 switch (hba->version) {
672 case UFSHCI_VERSION_10:
673 intr_mask = INTERRUPT_MASK_ALL_VER_10;
674 break;
675 case UFSHCI_VERSION_11:
676 case UFSHCI_VERSION_20:
677 intr_mask = INTERRUPT_MASK_ALL_VER_11;
678 break;
679 case UFSHCI_VERSION_21:
680 default:
681 intr_mask = INTERRUPT_MASK_ALL_VER_21;
682 break;
683 }
684
685 return intr_mask;
686}
687
688/**
689 * ufshcd_get_ufs_version - Get the UFS version supported by the HBA
690 */
691static inline u32 ufshcd_get_ufs_version(struct ufs_hba *hba)
692{
693 return ufshcd_readl(hba, REG_UFS_VERSION);
694}
695
696/**
697 * ufshcd_get_upmcrs - Get the power mode change request status
698 */
699static inline u8 ufshcd_get_upmcrs(struct ufs_hba *hba)
700{
701 return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) >> 8) & 0x7;
702}
703
704/**
Neil Armstrongead42192024-09-30 14:44:25 +0200705 * ufshcd_cache_flush - Flush cache
Marek Vasut8426fe82023-08-16 17:05:55 +0200706 *
Neil Armstrongead42192024-09-30 14:44:25 +0200707 * Flush cache in aligned address..address+size range.
Marek Vasut8426fe82023-08-16 17:05:55 +0200708 */
Neil Armstrongead42192024-09-30 14:44:25 +0200709static void ufshcd_cache_flush(void *addr, unsigned long size)
Marek Vasut8426fe82023-08-16 17:05:55 +0200710{
Neil Armstronga9b880f2024-09-30 14:44:24 +0200711 uintptr_t start_addr = (uintptr_t)addr & ~(ARCH_DMA_MINALIGN - 1);
712 uintptr_t end_addr = ALIGN((uintptr_t)addr + size, ARCH_DMA_MINALIGN);
Marek Vasut8426fe82023-08-16 17:05:55 +0200713
Neil Armstronga9b880f2024-09-30 14:44:24 +0200714 flush_dcache_range(start_addr, end_addr);
Neil Armstrongead42192024-09-30 14:44:25 +0200715}
716
717/**
718 * ufshcd_cache_invalidate - Invalidate cache
719 *
720 * Invalidate cache in aligned address..address+size range.
721 */
722static void ufshcd_cache_invalidate(void *addr, unsigned long size)
723{
724 uintptr_t start_addr = (uintptr_t)addr & ~(ARCH_DMA_MINALIGN - 1);
725 uintptr_t end_addr = ALIGN((uintptr_t)addr + size, ARCH_DMA_MINALIGN);
726
Neil Armstronga9b880f2024-09-30 14:44:24 +0200727 invalidate_dcache_range(start_addr, end_addr);
Marek Vasut8426fe82023-08-16 17:05:55 +0200728}
729
730/**
Faiz Abbas5cc51072019-10-15 18:24:36 +0530731 * ufshcd_prepare_req_desc_hdr() - Fills the requests header
732 * descriptor according to request
733 */
Marek Vasutbc3786f2023-08-16 17:05:53 +0200734static void ufshcd_prepare_req_desc_hdr(struct ufs_hba *hba,
Faiz Abbas5cc51072019-10-15 18:24:36 +0530735 u32 *upiu_flags,
736 enum dma_data_direction cmd_dir)
737{
Marek Vasutbc3786f2023-08-16 17:05:53 +0200738 struct utp_transfer_req_desc *req_desc = hba->utrdl;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530739 u32 data_direction;
740 u32 dword_0;
741
742 if (cmd_dir == DMA_FROM_DEVICE) {
743 data_direction = UTP_DEVICE_TO_HOST;
744 *upiu_flags = UPIU_CMD_FLAGS_READ;
745 } else if (cmd_dir == DMA_TO_DEVICE) {
746 data_direction = UTP_HOST_TO_DEVICE;
747 *upiu_flags = UPIU_CMD_FLAGS_WRITE;
748 } else {
749 data_direction = UTP_NO_DATA_TRANSFER;
750 *upiu_flags = UPIU_CMD_FLAGS_NONE;
751 }
752
753 dword_0 = data_direction | (0x1 << UPIU_COMMAND_TYPE_OFFSET);
754
755 /* Enable Interrupt for command */
756 dword_0 |= UTP_REQ_DESC_INT_CMD;
757
758 /* Transfer request descriptor header fields */
759 req_desc->header.dword_0 = cpu_to_le32(dword_0);
760 /* dword_1 is reserved, hence it is set to 0 */
761 req_desc->header.dword_1 = 0;
762 /*
763 * assigning invalid value for command status. Controller
764 * updates OCS on command completion, with the command
765 * status
766 */
767 req_desc->header.dword_2 =
768 cpu_to_le32(OCS_INVALID_COMMAND_STATUS);
769 /* dword_3 is reserved, hence it is set to 0 */
770 req_desc->header.dword_3 = 0;
771
772 req_desc->prd_table_length = 0;
Marek Vasut8426fe82023-08-16 17:05:55 +0200773
Neil Armstrongead42192024-09-30 14:44:25 +0200774 ufshcd_cache_flush(req_desc, sizeof(*req_desc));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530775}
776
777static void ufshcd_prepare_utp_query_req_upiu(struct ufs_hba *hba,
778 u32 upiu_flags)
779{
780 struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
781 struct ufs_query *query = &hba->dev_cmd.query;
782 u16 len = be16_to_cpu(query->request.upiu_req.length);
783
784 /* Query request header */
785 ucd_req_ptr->header.dword_0 =
786 UPIU_HEADER_DWORD(UPIU_TRANSACTION_QUERY_REQ,
787 upiu_flags, 0, TASK_TAG);
788 ucd_req_ptr->header.dword_1 =
789 UPIU_HEADER_DWORD(0, query->request.query_func,
790 0, 0);
791
792 /* Data segment length only need for WRITE_DESC */
793 if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC)
794 ucd_req_ptr->header.dword_2 =
795 UPIU_HEADER_DWORD(0, 0, (len >> 8), (u8)len);
796 else
797 ucd_req_ptr->header.dword_2 = 0;
798
799 /* Copy the Query Request buffer as is */
800 memcpy(&ucd_req_ptr->qr, &query->request.upiu_req, QUERY_OSF_SIZE);
801
802 /* Copy the Descriptor */
Marek Vasut8426fe82023-08-16 17:05:55 +0200803 if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC) {
Faiz Abbas5cc51072019-10-15 18:24:36 +0530804 memcpy(ucd_req_ptr + 1, query->descriptor, len);
Neil Armstrongead42192024-09-30 14:44:25 +0200805 ufshcd_cache_flush(ucd_req_ptr, 2 * sizeof(*ucd_req_ptr));
Marek Vasut8426fe82023-08-16 17:05:55 +0200806 } else {
Neil Armstrongead42192024-09-30 14:44:25 +0200807 ufshcd_cache_flush(ucd_req_ptr, sizeof(*ucd_req_ptr));
Marek Vasut8426fe82023-08-16 17:05:55 +0200808 }
Faiz Abbas5cc51072019-10-15 18:24:36 +0530809
810 memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
Neil Armstrongead42192024-09-30 14:44:25 +0200811 ufshcd_cache_flush(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530812}
813
814static inline void ufshcd_prepare_utp_nop_upiu(struct ufs_hba *hba)
815{
816 struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
817
818 memset(ucd_req_ptr, 0, sizeof(struct utp_upiu_req));
819
820 /* command descriptor fields */
821 ucd_req_ptr->header.dword_0 =
Bhupesh Sharmafa10fb22023-07-03 00:39:12 +0530822 UPIU_HEADER_DWORD(UPIU_TRANSACTION_NOP_OUT, 0, 0, TASK_TAG);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530823 /* clear rest of the fields of basic header */
824 ucd_req_ptr->header.dword_1 = 0;
825 ucd_req_ptr->header.dword_2 = 0;
826
827 memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
Marek Vasut8426fe82023-08-16 17:05:55 +0200828
Neil Armstrongead42192024-09-30 14:44:25 +0200829 ufshcd_cache_flush(ucd_req_ptr, sizeof(*ucd_req_ptr));
830 ufshcd_cache_flush(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530831}
832
833/**
834 * ufshcd_comp_devman_upiu - UFS Protocol Information Unit(UPIU)
835 * for Device Management Purposes
836 */
837static int ufshcd_comp_devman_upiu(struct ufs_hba *hba,
838 enum dev_cmd_type cmd_type)
839{
840 u32 upiu_flags;
841 int ret = 0;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530842
843 hba->dev_cmd.type = cmd_type;
844
Marek Vasutbc3786f2023-08-16 17:05:53 +0200845 ufshcd_prepare_req_desc_hdr(hba, &upiu_flags, DMA_NONE);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530846 switch (cmd_type) {
847 case DEV_CMD_TYPE_QUERY:
848 ufshcd_prepare_utp_query_req_upiu(hba, upiu_flags);
849 break;
850 case DEV_CMD_TYPE_NOP:
851 ufshcd_prepare_utp_nop_upiu(hba);
852 break;
853 default:
854 ret = -EINVAL;
855 }
856
857 return ret;
858}
859
860static int ufshcd_send_command(struct ufs_hba *hba, unsigned int task_tag)
861{
862 unsigned long start;
863 u32 intr_status;
864 u32 enabled_intr_status;
865
866 ufshcd_writel(hba, 1 << task_tag, REG_UTP_TRANSFER_REQ_DOOR_BELL);
867
Bhupesh Sharmafdd3d842024-09-30 14:44:32 +0200868 /* Make sure doorbell reg is updated before reading interrupt status */
869 wmb();
870
Faiz Abbas5cc51072019-10-15 18:24:36 +0530871 start = get_timer(0);
872 do {
873 intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
874 enabled_intr_status = intr_status & hba->intr_mask;
875 ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
876
877 if (get_timer(start) > QUERY_REQ_TIMEOUT) {
878 dev_err(hba->dev,
879 "Timedout waiting for UTP response\n");
880
881 return -ETIMEDOUT;
882 }
883
884 if (enabled_intr_status & UFSHCD_ERROR_MASK) {
885 dev_err(hba->dev, "Error in status:%08x\n",
886 enabled_intr_status);
887
888 return -1;
889 }
890 } while (!(enabled_intr_status & UTP_TRANSFER_REQ_COMPL));
891
892 return 0;
893}
894
895/**
896 * ufshcd_get_req_rsp - returns the TR response transaction type
897 */
898static inline int ufshcd_get_req_rsp(struct utp_upiu_rsp *ucd_rsp_ptr)
899{
Neil Armstrongead42192024-09-30 14:44:25 +0200900 ufshcd_cache_invalidate(ucd_rsp_ptr, sizeof(*ucd_rsp_ptr));
901
Faiz Abbas5cc51072019-10-15 18:24:36 +0530902 return be32_to_cpu(ucd_rsp_ptr->header.dword_0) >> 24;
903}
904
905/**
906 * ufshcd_get_tr_ocs - Get the UTRD Overall Command Status
907 *
908 */
909static inline int ufshcd_get_tr_ocs(struct ufs_hba *hba)
910{
Marek Vasut53c6bf32023-08-16 17:05:54 +0200911 struct utp_transfer_req_desc *req_desc = hba->utrdl;
912
Neil Armstrongead42192024-09-30 14:44:25 +0200913 ufshcd_cache_invalidate(req_desc, sizeof(*req_desc));
914
Marek Vasut53c6bf32023-08-16 17:05:54 +0200915 return le32_to_cpu(req_desc->header.dword_2) & MASK_OCS;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530916}
917
918static inline int ufshcd_get_rsp_upiu_result(struct utp_upiu_rsp *ucd_rsp_ptr)
919{
920 return be32_to_cpu(ucd_rsp_ptr->header.dword_1) & MASK_RSP_UPIU_RESULT;
921}
922
923static int ufshcd_check_query_response(struct ufs_hba *hba)
924{
925 struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
926
927 /* Get the UPIU response */
928 query_res->response = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr) >>
929 UPIU_RSP_CODE_OFFSET;
930 return query_res->response;
931}
932
933/**
934 * ufshcd_copy_query_response() - Copy the Query Response and the data
935 * descriptor
936 */
937static int ufshcd_copy_query_response(struct ufs_hba *hba)
938{
939 struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
940
941 memcpy(&query_res->upiu_res, &hba->ucd_rsp_ptr->qr, QUERY_OSF_SIZE);
942
943 /* Get the descriptor */
944 if (hba->dev_cmd.query.descriptor &&
945 hba->ucd_rsp_ptr->qr.opcode == UPIU_QUERY_OPCODE_READ_DESC) {
946 u8 *descp = (u8 *)hba->ucd_rsp_ptr +
947 GENERAL_UPIU_REQUEST_SIZE;
948 u16 resp_len;
949 u16 buf_len;
950
951 /* data segment length */
952 resp_len = be32_to_cpu(hba->ucd_rsp_ptr->header.dword_2) &
953 MASK_QUERY_DATA_SEG_LEN;
954 buf_len =
955 be16_to_cpu(hba->dev_cmd.query.request.upiu_req.length);
956 if (likely(buf_len >= resp_len)) {
957 memcpy(hba->dev_cmd.query.descriptor, descp, resp_len);
958 } else {
959 dev_warn(hba->dev,
Bin Meng618eb6a2023-10-11 21:15:45 +0800960 "%s: Response size is bigger than buffer\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +0530961 __func__);
962 return -EINVAL;
963 }
964 }
965
966 return 0;
967}
968
969/**
970 * ufshcd_exec_dev_cmd - API for sending device management requests
971 */
972static int ufshcd_exec_dev_cmd(struct ufs_hba *hba, enum dev_cmd_type cmd_type,
973 int timeout)
974{
975 int err;
976 int resp;
977
978 err = ufshcd_comp_devman_upiu(hba, cmd_type);
979 if (err)
980 return err;
981
982 err = ufshcd_send_command(hba, TASK_TAG);
983 if (err)
984 return err;
985
986 err = ufshcd_get_tr_ocs(hba);
987 if (err) {
988 dev_err(hba->dev, "Error in OCS:%d\n", err);
989 return -EINVAL;
990 }
991
992 resp = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
993 switch (resp) {
994 case UPIU_TRANSACTION_NOP_IN:
995 break;
996 case UPIU_TRANSACTION_QUERY_RSP:
997 err = ufshcd_check_query_response(hba);
998 if (!err)
999 err = ufshcd_copy_query_response(hba);
1000 break;
1001 case UPIU_TRANSACTION_REJECT_UPIU:
1002 /* TODO: handle Reject UPIU Response */
1003 err = -EPERM;
1004 dev_err(hba->dev, "%s: Reject UPIU not fully implemented\n",
1005 __func__);
1006 break;
1007 default:
1008 err = -EINVAL;
1009 dev_err(hba->dev, "%s: Invalid device management cmd response: %x\n",
1010 __func__, resp);
1011 }
1012
1013 return err;
1014}
1015
1016/**
1017 * ufshcd_init_query() - init the query response and request parameters
1018 */
1019static inline void ufshcd_init_query(struct ufs_hba *hba,
1020 struct ufs_query_req **request,
1021 struct ufs_query_res **response,
1022 enum query_opcode opcode,
1023 u8 idn, u8 index, u8 selector)
1024{
1025 *request = &hba->dev_cmd.query.request;
1026 *response = &hba->dev_cmd.query.response;
1027 memset(*request, 0, sizeof(struct ufs_query_req));
1028 memset(*response, 0, sizeof(struct ufs_query_res));
1029 (*request)->upiu_req.opcode = opcode;
1030 (*request)->upiu_req.idn = idn;
1031 (*request)->upiu_req.index = index;
1032 (*request)->upiu_req.selector = selector;
1033}
1034
1035/**
1036 * ufshcd_query_flag() - API function for sending flag query requests
1037 */
1038int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode,
1039 enum flag_idn idn, bool *flag_res)
1040{
1041 struct ufs_query_req *request = NULL;
1042 struct ufs_query_res *response = NULL;
1043 int err, index = 0, selector = 0;
1044 int timeout = QUERY_REQ_TIMEOUT;
1045
1046 ufshcd_init_query(hba, &request, &response, opcode, idn, index,
1047 selector);
1048
1049 switch (opcode) {
1050 case UPIU_QUERY_OPCODE_SET_FLAG:
1051 case UPIU_QUERY_OPCODE_CLEAR_FLAG:
1052 case UPIU_QUERY_OPCODE_TOGGLE_FLAG:
1053 request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
1054 break;
1055 case UPIU_QUERY_OPCODE_READ_FLAG:
1056 request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
1057 if (!flag_res) {
1058 /* No dummy reads */
1059 dev_err(hba->dev, "%s: Invalid argument for read request\n",
1060 __func__);
1061 err = -EINVAL;
1062 goto out;
1063 }
1064 break;
1065 default:
1066 dev_err(hba->dev,
1067 "%s: Expected query flag opcode but got = %d\n",
1068 __func__, opcode);
1069 err = -EINVAL;
1070 goto out;
1071 }
1072
1073 err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, timeout);
1074
1075 if (err) {
1076 dev_err(hba->dev,
1077 "%s: Sending flag query for idn %d failed, err = %d\n",
1078 __func__, idn, err);
1079 goto out;
1080 }
1081
1082 if (flag_res)
1083 *flag_res = (be32_to_cpu(response->upiu_res.value) &
1084 MASK_QUERY_UPIU_FLAG_LOC) & 0x1;
1085
1086out:
1087 return err;
1088}
1089
1090static int ufshcd_query_flag_retry(struct ufs_hba *hba,
1091 enum query_opcode opcode,
1092 enum flag_idn idn, bool *flag_res)
1093{
1094 int ret;
1095 int retries;
1096
1097 for (retries = 0; retries < QUERY_REQ_RETRIES; retries++) {
1098 ret = ufshcd_query_flag(hba, opcode, idn, flag_res);
1099 if (ret)
1100 dev_dbg(hba->dev,
1101 "%s: failed with error %d, retries %d\n",
1102 __func__, ret, retries);
1103 else
1104 break;
1105 }
1106
1107 if (ret)
1108 dev_err(hba->dev,
1109 "%s: query attribute, opcode %d, idn %d, failed with error %d after %d retires\n",
1110 __func__, opcode, idn, ret, retries);
1111 return ret;
1112}
1113
1114static int __ufshcd_query_descriptor(struct ufs_hba *hba,
1115 enum query_opcode opcode,
1116 enum desc_idn idn, u8 index, u8 selector,
1117 u8 *desc_buf, int *buf_len)
1118{
1119 struct ufs_query_req *request = NULL;
1120 struct ufs_query_res *response = NULL;
1121 int err;
1122
1123 if (!desc_buf) {
1124 dev_err(hba->dev, "%s: descriptor buffer required for opcode 0x%x\n",
1125 __func__, opcode);
1126 err = -EINVAL;
1127 goto out;
1128 }
1129
1130 if (*buf_len < QUERY_DESC_MIN_SIZE || *buf_len > QUERY_DESC_MAX_SIZE) {
1131 dev_err(hba->dev, "%s: descriptor buffer size (%d) is out of range\n",
1132 __func__, *buf_len);
1133 err = -EINVAL;
1134 goto out;
1135 }
1136
1137 ufshcd_init_query(hba, &request, &response, opcode, idn, index,
1138 selector);
1139 hba->dev_cmd.query.descriptor = desc_buf;
1140 request->upiu_req.length = cpu_to_be16(*buf_len);
1141
1142 switch (opcode) {
1143 case UPIU_QUERY_OPCODE_WRITE_DESC:
1144 request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
1145 break;
1146 case UPIU_QUERY_OPCODE_READ_DESC:
1147 request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
1148 break;
1149 default:
1150 dev_err(hba->dev, "%s: Expected query descriptor opcode but got = 0x%.2x\n",
1151 __func__, opcode);
1152 err = -EINVAL;
1153 goto out;
1154 }
1155
1156 err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, QUERY_REQ_TIMEOUT);
1157
1158 if (err) {
1159 dev_err(hba->dev, "%s: opcode 0x%.2x for idn %d failed, index %d, err = %d\n",
1160 __func__, opcode, idn, index, err);
1161 goto out;
1162 }
1163
1164 hba->dev_cmd.query.descriptor = NULL;
1165 *buf_len = be16_to_cpu(response->upiu_res.length);
1166
1167out:
1168 return err;
1169}
1170
1171/**
1172 * ufshcd_query_descriptor_retry - API function for sending descriptor requests
1173 */
1174int ufshcd_query_descriptor_retry(struct ufs_hba *hba, enum query_opcode opcode,
1175 enum desc_idn idn, u8 index, u8 selector,
1176 u8 *desc_buf, int *buf_len)
1177{
1178 int err;
1179 int retries;
1180
1181 for (retries = QUERY_REQ_RETRIES; retries > 0; retries--) {
1182 err = __ufshcd_query_descriptor(hba, opcode, idn, index,
1183 selector, desc_buf, buf_len);
1184 if (!err || err == -EINVAL)
1185 break;
1186 }
1187
1188 return err;
1189}
1190
1191/**
1192 * ufshcd_read_desc_length - read the specified descriptor length from header
1193 */
1194static int ufshcd_read_desc_length(struct ufs_hba *hba, enum desc_idn desc_id,
1195 int desc_index, int *desc_length)
1196{
1197 int ret;
1198 u8 header[QUERY_DESC_HDR_SIZE];
1199 int header_len = QUERY_DESC_HDR_SIZE;
1200
1201 if (desc_id >= QUERY_DESC_IDN_MAX)
1202 return -EINVAL;
1203
1204 ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
1205 desc_id, desc_index, 0, header,
1206 &header_len);
1207
1208 if (ret) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001209 dev_err(hba->dev, "%s: Failed to get descriptor header id %d\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301210 __func__, desc_id);
1211 return ret;
1212 } else if (desc_id != header[QUERY_DESC_DESC_TYPE_OFFSET]) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001213 dev_warn(hba->dev, "%s: descriptor header id %d and desc_id %d mismatch\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301214 __func__, header[QUERY_DESC_DESC_TYPE_OFFSET],
1215 desc_id);
1216 ret = -EINVAL;
1217 }
1218
1219 *desc_length = header[QUERY_DESC_LENGTH_OFFSET];
1220
1221 return ret;
1222}
1223
1224static void ufshcd_init_desc_sizes(struct ufs_hba *hba)
1225{
1226 int err;
1227
1228 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_DEVICE, 0,
1229 &hba->desc_size.dev_desc);
1230 if (err)
1231 hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
1232
1233 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_POWER, 0,
1234 &hba->desc_size.pwr_desc);
1235 if (err)
1236 hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
1237
1238 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_INTERCONNECT, 0,
1239 &hba->desc_size.interc_desc);
1240 if (err)
1241 hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
1242
1243 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_CONFIGURATION, 0,
1244 &hba->desc_size.conf_desc);
1245 if (err)
1246 hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
1247
1248 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_UNIT, 0,
1249 &hba->desc_size.unit_desc);
1250 if (err)
1251 hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
1252
1253 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_GEOMETRY, 0,
1254 &hba->desc_size.geom_desc);
1255 if (err)
1256 hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
1257
1258 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_HEALTH, 0,
1259 &hba->desc_size.hlth_desc);
1260 if (err)
1261 hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
1262}
1263
1264/**
1265 * ufshcd_map_desc_id_to_length - map descriptor IDN to its length
1266 *
1267 */
1268int ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id,
1269 int *desc_len)
1270{
1271 switch (desc_id) {
1272 case QUERY_DESC_IDN_DEVICE:
1273 *desc_len = hba->desc_size.dev_desc;
1274 break;
1275 case QUERY_DESC_IDN_POWER:
1276 *desc_len = hba->desc_size.pwr_desc;
1277 break;
1278 case QUERY_DESC_IDN_GEOMETRY:
1279 *desc_len = hba->desc_size.geom_desc;
1280 break;
1281 case QUERY_DESC_IDN_CONFIGURATION:
1282 *desc_len = hba->desc_size.conf_desc;
1283 break;
1284 case QUERY_DESC_IDN_UNIT:
1285 *desc_len = hba->desc_size.unit_desc;
1286 break;
1287 case QUERY_DESC_IDN_INTERCONNECT:
1288 *desc_len = hba->desc_size.interc_desc;
1289 break;
1290 case QUERY_DESC_IDN_STRING:
1291 *desc_len = QUERY_DESC_MAX_SIZE;
1292 break;
1293 case QUERY_DESC_IDN_HEALTH:
1294 *desc_len = hba->desc_size.hlth_desc;
1295 break;
1296 case QUERY_DESC_IDN_RFU_0:
1297 case QUERY_DESC_IDN_RFU_1:
1298 *desc_len = 0;
1299 break;
1300 default:
1301 *desc_len = 0;
1302 return -EINVAL;
1303 }
1304 return 0;
1305}
1306EXPORT_SYMBOL(ufshcd_map_desc_id_to_length);
1307
1308/**
1309 * ufshcd_read_desc_param - read the specified descriptor parameter
1310 *
1311 */
1312int ufshcd_read_desc_param(struct ufs_hba *hba, enum desc_idn desc_id,
1313 int desc_index, u8 param_offset, u8 *param_read_buf,
1314 u8 param_size)
1315{
1316 int ret;
1317 u8 *desc_buf;
1318 int buff_len;
1319 bool is_kmalloc = true;
1320
1321 /* Safety check */
1322 if (desc_id >= QUERY_DESC_IDN_MAX || !param_size)
1323 return -EINVAL;
1324
1325 /* Get the max length of descriptor from structure filled up at probe
1326 * time.
1327 */
1328 ret = ufshcd_map_desc_id_to_length(hba, desc_id, &buff_len);
1329
1330 /* Sanity checks */
1331 if (ret || !buff_len) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001332 dev_err(hba->dev, "%s: Failed to get full descriptor length\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301333 __func__);
1334 return ret;
1335 }
1336
1337 /* Check whether we need temp memory */
1338 if (param_offset != 0 || param_size < buff_len) {
1339 desc_buf = kmalloc(buff_len, GFP_KERNEL);
1340 if (!desc_buf)
1341 return -ENOMEM;
1342 } else {
1343 desc_buf = param_read_buf;
1344 is_kmalloc = false;
1345 }
1346
1347 /* Request for full descriptor */
1348 ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
1349 desc_id, desc_index, 0, desc_buf,
1350 &buff_len);
1351
1352 if (ret) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001353 dev_err(hba->dev, "%s: Failed reading descriptor. desc_id %d, desc_index %d, param_offset %d, ret %d\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301354 __func__, desc_id, desc_index, param_offset, ret);
1355 goto out;
1356 }
1357
1358 /* Sanity check */
1359 if (desc_buf[QUERY_DESC_DESC_TYPE_OFFSET] != desc_id) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001360 dev_err(hba->dev, "%s: invalid desc_id %d in descriptor header\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301361 __func__, desc_buf[QUERY_DESC_DESC_TYPE_OFFSET]);
1362 ret = -EINVAL;
1363 goto out;
1364 }
1365
1366 /* Check wherher we will not copy more data, than available */
1367 if (is_kmalloc && param_size > buff_len)
1368 param_size = buff_len;
1369
1370 if (is_kmalloc)
1371 memcpy(param_read_buf, &desc_buf[param_offset], param_size);
1372out:
1373 if (is_kmalloc)
1374 kfree(desc_buf);
1375 return ret;
1376}
1377
1378/* replace non-printable or non-ASCII characters with spaces */
1379static inline void ufshcd_remove_non_printable(uint8_t *val)
1380{
1381 if (!val)
1382 return;
1383
1384 if (*val < 0x20 || *val > 0x7e)
1385 *val = ' ';
1386}
1387
1388/**
1389 * ufshcd_uic_pwr_ctrl - executes UIC commands (which affects the link power
1390 * state) and waits for it to take effect.
1391 *
1392 */
1393static int ufshcd_uic_pwr_ctrl(struct ufs_hba *hba, struct uic_command *cmd)
1394{
1395 unsigned long start = 0;
1396 u8 status;
1397 int ret;
1398
1399 ret = ufshcd_send_uic_cmd(hba, cmd);
1400 if (ret) {
1401 dev_err(hba->dev,
1402 "pwr ctrl cmd 0x%x with mode 0x%x uic error %d\n",
1403 cmd->command, cmd->argument3, ret);
1404
1405 return ret;
1406 }
1407
1408 start = get_timer(0);
1409 do {
1410 status = ufshcd_get_upmcrs(hba);
1411 if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
1412 dev_err(hba->dev,
1413 "pwr ctrl cmd 0x%x failed, host upmcrs:0x%x\n",
1414 cmd->command, status);
1415 ret = (status != PWR_OK) ? status : -1;
1416 break;
1417 }
1418 } while (status != PWR_LOCAL);
1419
1420 return ret;
1421}
1422
1423/**
1424 * ufshcd_uic_change_pwr_mode - Perform the UIC power mode change
1425 * using DME_SET primitives.
1426 */
1427static int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode)
1428{
1429 struct uic_command uic_cmd = {0};
1430 int ret;
1431
1432 uic_cmd.command = UIC_CMD_DME_SET;
1433 uic_cmd.argument1 = UIC_ARG_MIB(PA_PWRMODE);
1434 uic_cmd.argument3 = mode;
1435 ret = ufshcd_uic_pwr_ctrl(hba, &uic_cmd);
1436
1437 return ret;
1438}
1439
1440static
1441void ufshcd_prepare_utp_scsi_cmd_upiu(struct ufs_hba *hba,
1442 struct scsi_cmd *pccb, u32 upiu_flags)
1443{
1444 struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
1445 unsigned int cdb_len;
1446
1447 /* command descriptor fields */
1448 ucd_req_ptr->header.dword_0 =
1449 UPIU_HEADER_DWORD(UPIU_TRANSACTION_COMMAND, upiu_flags,
1450 pccb->lun, TASK_TAG);
1451 ucd_req_ptr->header.dword_1 =
1452 UPIU_HEADER_DWORD(UPIU_COMMAND_SET_TYPE_SCSI, 0, 0, 0);
1453
1454 /* Total EHS length and Data segment length will be zero */
1455 ucd_req_ptr->header.dword_2 = 0;
1456
1457 ucd_req_ptr->sc.exp_data_transfer_len = cpu_to_be32(pccb->datalen);
1458
1459 cdb_len = min_t(unsigned short, pccb->cmdlen, UFS_CDB_SIZE);
1460 memset(ucd_req_ptr->sc.cdb, 0, UFS_CDB_SIZE);
1461 memcpy(ucd_req_ptr->sc.cdb, pccb->cmd, cdb_len);
1462
1463 memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
Neil Armstrongead42192024-09-30 14:44:25 +02001464 ufshcd_cache_flush(ucd_req_ptr, sizeof(*ucd_req_ptr));
1465 ufshcd_cache_flush(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
Faiz Abbas5cc51072019-10-15 18:24:36 +05301466}
1467
1468static inline void prepare_prdt_desc(struct ufshcd_sg_entry *entry,
1469 unsigned char *buf, ulong len)
1470{
1471 entry->size = cpu_to_le32(len) | GENMASK(1, 0);
1472 entry->base_addr = cpu_to_le32(lower_32_bits((unsigned long)buf));
1473 entry->upper_addr = cpu_to_le32(upper_32_bits((unsigned long)buf));
1474}
1475
1476static void prepare_prdt_table(struct ufs_hba *hba, struct scsi_cmd *pccb)
1477{
1478 struct utp_transfer_req_desc *req_desc = hba->utrdl;
1479 struct ufshcd_sg_entry *prd_table = hba->ucd_prdt_ptr;
1480 ulong datalen = pccb->datalen;
1481 int table_length;
1482 u8 *buf;
1483 int i;
1484
1485 if (!datalen) {
1486 req_desc->prd_table_length = 0;
Neil Armstrongead42192024-09-30 14:44:25 +02001487 ufshcd_cache_flush(req_desc, sizeof(*req_desc));
Faiz Abbas5cc51072019-10-15 18:24:36 +05301488 return;
1489 }
1490
1491 table_length = DIV_ROUND_UP(pccb->datalen, MAX_PRDT_ENTRY);
1492 buf = pccb->pdata;
1493 i = table_length;
1494 while (--i) {
1495 prepare_prdt_desc(&prd_table[table_length - i - 1], buf,
1496 MAX_PRDT_ENTRY - 1);
1497 buf += MAX_PRDT_ENTRY;
1498 datalen -= MAX_PRDT_ENTRY;
1499 }
1500
1501 prepare_prdt_desc(&prd_table[table_length - i - 1], buf, datalen - 1);
1502
1503 req_desc->prd_table_length = table_length;
Neil Armstrongead42192024-09-30 14:44:25 +02001504 ufshcd_cache_flush(prd_table, sizeof(*prd_table) * table_length);
1505 ufshcd_cache_flush(req_desc, sizeof(*req_desc));
Faiz Abbas5cc51072019-10-15 18:24:36 +05301506}
1507
1508static int ufs_scsi_exec(struct udevice *scsi_dev, struct scsi_cmd *pccb)
1509{
1510 struct ufs_hba *hba = dev_get_uclass_priv(scsi_dev->parent);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301511 u32 upiu_flags;
1512 int ocs, result = 0;
1513 u8 scsi_status;
1514
Marek Vasutbc3786f2023-08-16 17:05:53 +02001515 ufshcd_prepare_req_desc_hdr(hba, &upiu_flags, pccb->dma_dir);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301516 ufshcd_prepare_utp_scsi_cmd_upiu(hba, pccb, upiu_flags);
1517 prepare_prdt_table(hba, pccb);
1518
Neil Armstrongc865da12024-09-30 14:44:26 +02001519 ufshcd_cache_flush(pccb->pdata, pccb->datalen);
1520
Faiz Abbas5cc51072019-10-15 18:24:36 +05301521 ufshcd_send_command(hba, TASK_TAG);
1522
Neil Armstrongc865da12024-09-30 14:44:26 +02001523 ufshcd_cache_invalidate(pccb->pdata, pccb->datalen);
1524
Faiz Abbas5cc51072019-10-15 18:24:36 +05301525 ocs = ufshcd_get_tr_ocs(hba);
1526 switch (ocs) {
1527 case OCS_SUCCESS:
1528 result = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
1529 switch (result) {
1530 case UPIU_TRANSACTION_RESPONSE:
1531 result = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr);
1532
1533 scsi_status = result & MASK_SCSI_STATUS;
1534 if (scsi_status)
1535 return -EINVAL;
1536
1537 break;
1538 case UPIU_TRANSACTION_REJECT_UPIU:
1539 /* TODO: handle Reject UPIU Response */
1540 dev_err(hba->dev,
1541 "Reject UPIU not fully implemented\n");
1542 return -EINVAL;
1543 default:
1544 dev_err(hba->dev,
1545 "Unexpected request response code = %x\n",
1546 result);
1547 return -EINVAL;
1548 }
1549 break;
1550 default:
1551 dev_err(hba->dev, "OCS error from controller = %x\n", ocs);
1552 return -EINVAL;
1553 }
1554
1555 return 0;
1556}
1557
1558static inline int ufshcd_read_desc(struct ufs_hba *hba, enum desc_idn desc_id,
1559 int desc_index, u8 *buf, u32 size)
1560{
1561 return ufshcd_read_desc_param(hba, desc_id, desc_index, 0, buf, size);
1562}
1563
1564static int ufshcd_read_device_desc(struct ufs_hba *hba, u8 *buf, u32 size)
1565{
1566 return ufshcd_read_desc(hba, QUERY_DESC_IDN_DEVICE, 0, buf, size);
1567}
1568
1569/**
1570 * ufshcd_read_string_desc - read string descriptor
1571 *
1572 */
1573int ufshcd_read_string_desc(struct ufs_hba *hba, int desc_index,
1574 u8 *buf, u32 size, bool ascii)
1575{
1576 int err = 0;
1577
1578 err = ufshcd_read_desc(hba, QUERY_DESC_IDN_STRING, desc_index, buf,
1579 size);
1580
1581 if (err) {
1582 dev_err(hba->dev, "%s: reading String Desc failed after %d retries. err = %d\n",
1583 __func__, QUERY_REQ_RETRIES, err);
1584 goto out;
1585 }
1586
1587 if (ascii) {
1588 int desc_len;
1589 int ascii_len;
1590 int i;
1591 u8 *buff_ascii;
1592
1593 desc_len = buf[0];
1594 /* remove header and divide by 2 to move from UTF16 to UTF8 */
1595 ascii_len = (desc_len - QUERY_DESC_HDR_SIZE) / 2 + 1;
1596 if (size < ascii_len + QUERY_DESC_HDR_SIZE) {
1597 dev_err(hba->dev, "%s: buffer allocated size is too small\n",
1598 __func__);
1599 err = -ENOMEM;
1600 goto out;
1601 }
1602
1603 buff_ascii = kmalloc(ascii_len, GFP_KERNEL);
1604 if (!buff_ascii) {
1605 err = -ENOMEM;
1606 goto out;
1607 }
1608
1609 /*
1610 * the descriptor contains string in UTF16 format
1611 * we need to convert to utf-8 so it can be displayed
1612 */
1613 utf16_to_utf8(buff_ascii,
1614 (uint16_t *)&buf[QUERY_DESC_HDR_SIZE], ascii_len);
1615
1616 /* replace non-printable or non-ASCII characters with spaces */
1617 for (i = 0; i < ascii_len; i++)
1618 ufshcd_remove_non_printable(&buff_ascii[i]);
1619
1620 memset(buf + QUERY_DESC_HDR_SIZE, 0,
1621 size - QUERY_DESC_HDR_SIZE);
1622 memcpy(buf + QUERY_DESC_HDR_SIZE, buff_ascii, ascii_len);
1623 buf[QUERY_DESC_LENGTH_OFFSET] = ascii_len + QUERY_DESC_HDR_SIZE;
1624 kfree(buff_ascii);
1625 }
1626out:
1627 return err;
1628}
1629
1630static int ufs_get_device_desc(struct ufs_hba *hba,
1631 struct ufs_dev_desc *dev_desc)
1632{
1633 int err;
1634 size_t buff_len;
1635 u8 model_index;
1636 u8 *desc_buf;
1637
1638 buff_len = max_t(size_t, hba->desc_size.dev_desc,
1639 QUERY_DESC_MAX_SIZE + 1);
1640 desc_buf = kmalloc(buff_len, GFP_KERNEL);
1641 if (!desc_buf) {
1642 err = -ENOMEM;
1643 goto out;
1644 }
1645
1646 err = ufshcd_read_device_desc(hba, desc_buf, hba->desc_size.dev_desc);
1647 if (err) {
1648 dev_err(hba->dev, "%s: Failed reading Device Desc. err = %d\n",
1649 __func__, err);
1650 goto out;
1651 }
1652
1653 /*
1654 * getting vendor (manufacturerID) and Bank Index in big endian
1655 * format
1656 */
1657 dev_desc->wmanufacturerid = desc_buf[DEVICE_DESC_PARAM_MANF_ID] << 8 |
1658 desc_buf[DEVICE_DESC_PARAM_MANF_ID + 1];
1659
1660 model_index = desc_buf[DEVICE_DESC_PARAM_PRDCT_NAME];
1661
1662 /* Zero-pad entire buffer for string termination. */
1663 memset(desc_buf, 0, buff_len);
1664
1665 err = ufshcd_read_string_desc(hba, model_index, desc_buf,
1666 QUERY_DESC_MAX_SIZE, true/*ASCII*/);
1667 if (err) {
1668 dev_err(hba->dev, "%s: Failed reading Product Name. err = %d\n",
1669 __func__, err);
1670 goto out;
1671 }
1672
1673 desc_buf[QUERY_DESC_MAX_SIZE] = '\0';
1674 strlcpy(dev_desc->model, (char *)(desc_buf + QUERY_DESC_HDR_SIZE),
1675 min_t(u8, desc_buf[QUERY_DESC_LENGTH_OFFSET],
1676 MAX_MODEL_LEN));
1677
1678 /* Null terminate the model string */
1679 dev_desc->model[MAX_MODEL_LEN] = '\0';
1680
1681out:
1682 kfree(desc_buf);
1683 return err;
1684}
1685
1686/**
1687 * ufshcd_get_max_pwr_mode - reads the max power mode negotiated with device
1688 */
1689static int ufshcd_get_max_pwr_mode(struct ufs_hba *hba)
1690{
1691 struct ufs_pa_layer_attr *pwr_info = &hba->max_pwr_info.info;
1692
1693 if (hba->max_pwr_info.is_valid)
1694 return 0;
1695
Marek Vasut4020fd12023-08-16 17:05:51 +02001696 if (hba->quirks & UFSHCD_QUIRK_HIBERN_FASTAUTO) {
1697 pwr_info->pwr_tx = FASTAUTO_MODE;
1698 pwr_info->pwr_rx = FASTAUTO_MODE;
1699 } else {
1700 pwr_info->pwr_tx = FAST_MODE;
1701 pwr_info->pwr_rx = FAST_MODE;
1702 }
Faiz Abbas5cc51072019-10-15 18:24:36 +05301703 pwr_info->hs_rate = PA_HS_MODE_B;
1704
1705 /* Get the connected lane count */
1706 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDRXDATALANES),
1707 &pwr_info->lane_rx);
1708 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
1709 &pwr_info->lane_tx);
1710
1711 if (!pwr_info->lane_rx || !pwr_info->lane_tx) {
1712 dev_err(hba->dev, "%s: invalid connected lanes value. rx=%d, tx=%d\n",
1713 __func__, pwr_info->lane_rx, pwr_info->lane_tx);
1714 return -EINVAL;
1715 }
1716
1717 /*
1718 * First, get the maximum gears of HS speed.
1719 * If a zero value, it means there is no HSGEAR capability.
1720 * Then, get the maximum gears of PWM speed.
1721 */
1722 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR), &pwr_info->gear_rx);
1723 if (!pwr_info->gear_rx) {
1724 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
1725 &pwr_info->gear_rx);
1726 if (!pwr_info->gear_rx) {
1727 dev_err(hba->dev, "%s: invalid max pwm rx gear read = %d\n",
1728 __func__, pwr_info->gear_rx);
1729 return -EINVAL;
1730 }
1731 pwr_info->pwr_rx = SLOW_MODE;
1732 }
1733
1734 ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR),
1735 &pwr_info->gear_tx);
1736 if (!pwr_info->gear_tx) {
1737 ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
1738 &pwr_info->gear_tx);
1739 if (!pwr_info->gear_tx) {
1740 dev_err(hba->dev, "%s: invalid max pwm tx gear read = %d\n",
1741 __func__, pwr_info->gear_tx);
1742 return -EINVAL;
1743 }
1744 pwr_info->pwr_tx = SLOW_MODE;
1745 }
1746
1747 hba->max_pwr_info.is_valid = true;
Neil Armstrong8bbf6de2024-09-10 11:50:11 +02001748 return ufshcd_ops_get_max_pwr_mode(hba, &hba->max_pwr_info);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301749}
1750
1751static int ufshcd_change_power_mode(struct ufs_hba *hba,
1752 struct ufs_pa_layer_attr *pwr_mode)
1753{
1754 int ret;
1755
1756 /* if already configured to the requested pwr_mode */
1757 if (pwr_mode->gear_rx == hba->pwr_info.gear_rx &&
1758 pwr_mode->gear_tx == hba->pwr_info.gear_tx &&
1759 pwr_mode->lane_rx == hba->pwr_info.lane_rx &&
1760 pwr_mode->lane_tx == hba->pwr_info.lane_tx &&
1761 pwr_mode->pwr_rx == hba->pwr_info.pwr_rx &&
1762 pwr_mode->pwr_tx == hba->pwr_info.pwr_tx &&
1763 pwr_mode->hs_rate == hba->pwr_info.hs_rate) {
1764 dev_dbg(hba->dev, "%s: power already configured\n", __func__);
1765 return 0;
1766 }
1767
1768 /*
1769 * Configure attributes for power mode change with below.
1770 * - PA_RXGEAR, PA_ACTIVERXDATALANES, PA_RXTERMINATION,
1771 * - PA_TXGEAR, PA_ACTIVETXDATALANES, PA_TXTERMINATION,
1772 * - PA_HSSERIES
1773 */
1774 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXGEAR), pwr_mode->gear_rx);
1775 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVERXDATALANES),
1776 pwr_mode->lane_rx);
1777 if (pwr_mode->pwr_rx == FASTAUTO_MODE || pwr_mode->pwr_rx == FAST_MODE)
1778 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), TRUE);
1779 else
1780 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), FALSE);
1781
1782 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXGEAR), pwr_mode->gear_tx);
1783 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVETXDATALANES),
1784 pwr_mode->lane_tx);
1785 if (pwr_mode->pwr_tx == FASTAUTO_MODE || pwr_mode->pwr_tx == FAST_MODE)
1786 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), TRUE);
1787 else
1788 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), FALSE);
1789
1790 if (pwr_mode->pwr_rx == FASTAUTO_MODE ||
1791 pwr_mode->pwr_tx == FASTAUTO_MODE ||
1792 pwr_mode->pwr_rx == FAST_MODE ||
1793 pwr_mode->pwr_tx == FAST_MODE)
1794 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HSSERIES),
1795 pwr_mode->hs_rate);
1796
1797 ret = ufshcd_uic_change_pwr_mode(hba, pwr_mode->pwr_rx << 4 |
1798 pwr_mode->pwr_tx);
1799
1800 if (ret) {
1801 dev_err(hba->dev,
1802 "%s: power mode change failed %d\n", __func__, ret);
1803
1804 return ret;
1805 }
1806
1807 /* Copy new Power Mode to power info */
1808 memcpy(&hba->pwr_info, pwr_mode, sizeof(struct ufs_pa_layer_attr));
1809
1810 return ret;
1811}
1812
1813/**
1814 * ufshcd_verify_dev_init() - Verify device initialization
1815 *
1816 */
1817static int ufshcd_verify_dev_init(struct ufs_hba *hba)
1818{
1819 int retries;
1820 int err;
1821
1822 for (retries = NOP_OUT_RETRIES; retries > 0; retries--) {
1823 err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_NOP,
1824 NOP_OUT_TIMEOUT);
1825 if (!err || err == -ETIMEDOUT)
1826 break;
1827
1828 dev_dbg(hba->dev, "%s: error %d retrying\n", __func__, err);
1829 }
1830
1831 if (err)
1832 dev_err(hba->dev, "%s: NOP OUT failed %d\n", __func__, err);
1833
1834 return err;
1835}
1836
1837/**
1838 * ufshcd_complete_dev_init() - checks device readiness
1839 */
1840static int ufshcd_complete_dev_init(struct ufs_hba *hba)
1841{
1842 int i;
1843 int err;
1844 bool flag_res = 1;
1845
1846 err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_SET_FLAG,
1847 QUERY_FLAG_IDN_FDEVICEINIT, NULL);
1848 if (err) {
1849 dev_err(hba->dev,
1850 "%s setting fDeviceInit flag failed with error %d\n",
1851 __func__, err);
1852 goto out;
1853 }
1854
1855 /* poll for max. 1000 iterations for fDeviceInit flag to clear */
1856 for (i = 0; i < 1000 && !err && flag_res; i++)
1857 err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_READ_FLAG,
1858 QUERY_FLAG_IDN_FDEVICEINIT,
1859 &flag_res);
1860
1861 if (err)
1862 dev_err(hba->dev,
1863 "%s reading fDeviceInit flag failed with error %d\n",
1864 __func__, err);
1865 else if (flag_res)
1866 dev_err(hba->dev,
1867 "%s fDeviceInit was not cleared by the device\n",
1868 __func__);
1869
1870out:
1871 return err;
1872}
1873
1874static void ufshcd_def_desc_sizes(struct ufs_hba *hba)
1875{
1876 hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
1877 hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
1878 hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
1879 hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
1880 hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
1881 hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
1882 hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
1883}
1884
1885int ufs_start(struct ufs_hba *hba)
1886{
1887 struct ufs_dev_desc card = {0};
1888 int ret;
1889
1890 ret = ufshcd_link_startup(hba);
1891 if (ret)
1892 return ret;
1893
1894 ret = ufshcd_verify_dev_init(hba);
1895 if (ret)
1896 return ret;
1897
1898 ret = ufshcd_complete_dev_init(hba);
1899 if (ret)
1900 return ret;
1901
1902 /* Init check for device descriptor sizes */
1903 ufshcd_init_desc_sizes(hba);
1904
1905 ret = ufs_get_device_desc(hba, &card);
1906 if (ret) {
1907 dev_err(hba->dev, "%s: Failed getting device info. err = %d\n",
1908 __func__, ret);
1909
1910 return ret;
1911 }
1912
1913 if (ufshcd_get_max_pwr_mode(hba)) {
1914 dev_err(hba->dev,
1915 "%s: Failed getting max supported power mode\n",
1916 __func__);
1917 } else {
1918 ret = ufshcd_change_power_mode(hba, &hba->max_pwr_info.info);
1919 if (ret) {
1920 dev_err(hba->dev, "%s: Failed setting power mode, err = %d\n",
1921 __func__, ret);
1922
1923 return ret;
1924 }
1925
Bhupesh Sharmae11301a2024-09-30 14:44:33 +02001926 debug("UFS Device %s is up!\n", hba->dev->name);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301927 ufshcd_print_pwr_info(hba);
1928 }
1929
1930 return 0;
1931}
1932
1933int ufshcd_probe(struct udevice *ufs_dev, struct ufs_hba_ops *hba_ops)
1934{
1935 struct ufs_hba *hba = dev_get_uclass_priv(ufs_dev);
Simon Glassb75b15b2020-12-03 16:55:23 -07001936 struct scsi_plat *scsi_plat;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301937 struct udevice *scsi_dev;
Bin Meng1ac020d2023-10-11 21:15:49 +08001938 void __iomem *mmio_base;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301939 int err;
1940
1941 device_find_first_child(ufs_dev, &scsi_dev);
1942 if (!scsi_dev)
1943 return -ENODEV;
1944
Simon Glass71fa5b42020-12-03 16:55:18 -07001945 scsi_plat = dev_get_uclass_plat(scsi_dev);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301946 scsi_plat->max_id = UFSHCD_MAX_ID;
1947 scsi_plat->max_lun = UFS_MAX_LUNS;
1948 scsi_plat->max_bytes_per_req = UFS_MAX_BYTES;
1949
1950 hba->dev = ufs_dev;
1951 hba->ops = hba_ops;
Bin Meng1ac020d2023-10-11 21:15:49 +08001952
1953 if (device_is_on_pci_bus(ufs_dev)) {
1954 mmio_base = dm_pci_map_bar(ufs_dev, PCI_BASE_ADDRESS_0, 0, 0,
1955 PCI_REGION_TYPE, PCI_REGION_MEM);
1956 } else {
1957 mmio_base = dev_read_addr_ptr(ufs_dev);
1958 }
1959 hba->mmio_base = mmio_base;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301960
1961 /* Set descriptor lengths to specification defaults */
1962 ufshcd_def_desc_sizes(hba);
1963
1964 ufshcd_ops_init(hba);
1965
1966 /* Read capabilties registers */
1967 hba->capabilities = ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES);
Marek Vasut12ec15e2023-08-16 17:05:50 +02001968 if (hba->quirks & UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS)
1969 hba->capabilities &= ~MASK_64_ADDRESSING_SUPPORT;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301970
1971 /* Get UFS version supported by the controller */
1972 hba->version = ufshcd_get_ufs_version(hba);
1973 if (hba->version != UFSHCI_VERSION_10 &&
1974 hba->version != UFSHCI_VERSION_11 &&
1975 hba->version != UFSHCI_VERSION_20 &&
Marek Vasut3f21c662023-08-16 17:05:52 +02001976 hba->version != UFSHCI_VERSION_21 &&
Bin Meng3a478f92023-10-11 21:15:51 +08001977 hba->version != UFSHCI_VERSION_30 &&
Neil Armstrong99e4f0a2024-09-10 11:50:12 +02001978 hba->version != UFSHCI_VERSION_31 &&
1979 hba->version != UFSHCI_VERSION_40)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301980 dev_err(hba->dev, "invalid UFS version 0x%x\n",
1981 hba->version);
1982
1983 /* Get Interrupt bit mask per version */
1984 hba->intr_mask = ufshcd_get_intr_mask(hba);
1985
1986 /* Allocate memory for host memory space */
1987 err = ufshcd_memory_alloc(hba);
1988 if (err) {
1989 dev_err(hba->dev, "Memory allocation failed\n");
1990 return err;
1991 }
1992
1993 /* Configure Local data structures */
1994 ufshcd_host_memory_configure(hba);
1995
1996 /*
1997 * In order to avoid any spurious interrupt immediately after
1998 * registering UFS controller interrupt handler, clear any pending UFS
1999 * interrupt status and disable all the UFS interrupts.
2000 */
2001 ufshcd_writel(hba, ufshcd_readl(hba, REG_INTERRUPT_STATUS),
2002 REG_INTERRUPT_STATUS);
2003 ufshcd_writel(hba, 0, REG_INTERRUPT_ENABLE);
2004
Bhupesh Sharmafdd3d842024-09-30 14:44:32 +02002005 mb();
2006
Neil Armstrong5168a8b2024-09-10 11:50:10 +02002007 /* Reset the attached device */
2008 ufshcd_device_reset(hba);
2009
Faiz Abbas5cc51072019-10-15 18:24:36 +05302010 err = ufshcd_hba_enable(hba);
2011 if (err) {
2012 dev_err(hba->dev, "Host controller enable failed\n");
2013 return err;
2014 }
2015
2016 err = ufs_start(hba);
2017 if (err)
2018 return err;
2019
2020 return 0;
2021}
2022
2023int ufs_scsi_bind(struct udevice *ufs_dev, struct udevice **scsi_devp)
2024{
2025 int ret = device_bind_driver(ufs_dev, "ufs_scsi", "ufs_scsi",
2026 scsi_devp);
2027
2028 return ret;
2029}
2030
Marek Vasut12ec15e2023-08-16 17:05:50 +02002031#if IS_ENABLED(CONFIG_BOUNCE_BUFFER)
2032static int ufs_scsi_buffer_aligned(struct udevice *scsi_dev, struct bounce_buffer *state)
2033{
2034#ifdef CONFIG_PHYS_64BIT
2035 struct ufs_hba *hba = dev_get_uclass_priv(scsi_dev->parent);
2036 uintptr_t ubuf = (uintptr_t)state->user_buffer;
2037 size_t len = state->len_aligned;
2038
2039 /* Check if below 32bit boundary */
2040 if ((hba->quirks & UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS) &&
2041 ((ubuf >> 32) || (ubuf + len) >> 32)) {
2042 dev_dbg(scsi_dev, "Buffer above 32bit boundary %lx-%lx\n",
2043 ubuf, ubuf + len);
2044 return 0;
2045 }
2046#endif
2047 return 1;
2048}
2049#endif /* CONFIG_BOUNCE_BUFFER */
2050
Faiz Abbas5cc51072019-10-15 18:24:36 +05302051static struct scsi_ops ufs_ops = {
2052 .exec = ufs_scsi_exec,
Marek Vasut12ec15e2023-08-16 17:05:50 +02002053#if IS_ENABLED(CONFIG_BOUNCE_BUFFER)
2054 .buffer_aligned = ufs_scsi_buffer_aligned,
2055#endif /* CONFIG_BOUNCE_BUFFER */
Faiz Abbas5cc51072019-10-15 18:24:36 +05302056};
2057
2058int ufs_probe_dev(int index)
2059{
2060 struct udevice *dev;
2061
2062 return uclass_get_device(UCLASS_UFS, index, &dev);
2063}
2064
2065int ufs_probe(void)
2066{
2067 struct udevice *dev;
2068 int ret, i;
2069
2070 for (i = 0;; i++) {
2071 ret = uclass_get_device(UCLASS_UFS, i, &dev);
2072 if (ret == -ENODEV)
2073 break;
2074 }
2075
2076 return 0;
2077}
2078
2079U_BOOT_DRIVER(ufs_scsi) = {
2080 .id = UCLASS_SCSI,
2081 .name = "ufs_scsi",
2082 .ops = &ufs_ops,
2083};