Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2006 Freescale Semiconductor, Inc. |
| 3 | * Dave Liu <daveliu@freescale.com> |
| 4 | * |
| 5 | * Copyright (C) 2007 Logic Product Development, Inc. |
| 6 | * Peter Barada <peterb@logicpd.com> |
| 7 | * |
| 8 | * Copyright (C) 2007 MontaVista Software, Inc. |
| 9 | * Anton Vorontsov <avorontsov@ru.mvista.com> |
| 10 | * |
| 11 | * (C) Copyright 2010 |
| 12 | * Heiko Schocher, DENX Software Engineering, hs@denx.de. |
| 13 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 14 | * SPDX-License-Identifier: GPL-2.0+ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #ifndef __CONFIG_H |
| 18 | #define __CONFIG_H |
| 19 | |
| 20 | /* |
| 21 | * High Level Configuration Options |
| 22 | */ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 23 | |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 24 | /* This needs to be set prior to including km/km83xx-common.h */ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 25 | |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 26 | #if defined(CONFIG_SUVD3) /* SUVD3 board specific */ |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 27 | #define CONFIG_HOSTNAME "suvd3" |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 28 | #define CONFIG_KM_BOARD_NAME "suvd3" |
Heiko Schocher | 3a8dd21 | 2011-03-08 10:47:39 +0100 | [diff] [blame] | 29 | /* include common defines/options for all 8321 Keymile boards */ |
Valentin Longchamp | 2f968d8 | 2011-05-04 01:47:33 +0000 | [diff] [blame] | 30 | #include "km/km8321-common.h" |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 31 | |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 32 | #elif defined(CONFIG_KMVECT1) /* VECT1 board specific */ |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 33 | #define CONFIG_HOSTNAME "kmvect1" |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 34 | #define CONFIG_KM_BOARD_NAME "kmvect1" |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 35 | /* at end of uboot partition, before env */ |
| 36 | #define CONFIG_SYS_QE_FW_ADDR 0xF00B0000 |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 37 | /* include common defines/options for all 8309 Keymile boards */ |
| 38 | #include "km/km8309-common.h" |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 39 | |
| 40 | #elif defined(CONFIG_KMTEGR1) /* TEGR1 board specific */ |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 41 | #define CONFIG_HOSTNAME "kmtegr1" |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 42 | #define CONFIG_KM_BOARD_NAME "kmtegr1" |
| 43 | #define CONFIG_KM_UBI_PARTITION_NAME_BOOT "ubi0" |
| 44 | #define CONFIG_KM_UBI_PARTITION_NAME_APP "ubi1" |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 45 | |
| 46 | #define CONFIG_ENV_ADDR 0xF0100000 |
| 47 | #define CONFIG_ENV_OFFSET 0x100000 |
| 48 | |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 49 | #define CONFIG_NAND_ECC_BCH |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 50 | #define CONFIG_NAND_KMETER1 |
| 51 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 52 | #define NAND_MAX_CHIPS 1 |
| 53 | |
| 54 | /* include common defines/options for all 8309 Keymile boards */ |
| 55 | #include "km/km8309-common.h" |
| 56 | /* must be after the include because KMBEC_FPGA is otherwise undefined */ |
| 57 | #define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE /* PRIO_BASE_ADDRESS */ |
| 58 | |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 59 | #else |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 60 | #error Supported boards are: SUVD3, KMVECT1, KMTEGR1 |
Gerlando Falauto | 88fcf84 | 2012-10-10 22:13:10 +0000 | [diff] [blame] | 61 | #endif |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 62 | |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 63 | #define CONFIG_SYS_APP1_BASE 0xA0000000 |
Gerlando Falauto | 1dcad7f | 2012-10-10 22:13:05 +0000 | [diff] [blame] | 64 | #define CONFIG_SYS_APP1_SIZE 256 /* Megabytes */ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 65 | #define CONFIG_SYS_APP2_BASE 0xB0000000 |
Gerlando Falauto | 1dcad7f | 2012-10-10 22:13:05 +0000 | [diff] [blame] | 66 | #define CONFIG_SYS_APP2_SIZE 256 /* Megabytes */ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 67 | |
| 68 | /* EEprom support */ |
| 69 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 70 | |
| 71 | /* |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 72 | * Init Local Bus Memory Controller: |
| 73 | * |
| 74 | * Bank Bus Machine PortSz Size Device |
| 75 | * ---- --- ------- ------ ----- ------ |
| 76 | * 2 Local UPMA 16 bit 256MB APP1 |
| 77 | * 3 Local GPCM 16 bit 256MB APP2 |
| 78 | * |
| 79 | */ |
| 80 | |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 81 | #if defined(CONFIG_SUVD3) || defined(CONFIG_KMVECT1) |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 82 | /* |
| 83 | * APP1 on the local bus CS2 |
| 84 | */ |
| 85 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_APP1_BASE |
| 86 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_256MB) |
| 87 | |
| 88 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_APP1_BASE | \ |
| 89 | BR_PS_16 | \ |
| 90 | BR_MS_UPMA | \ |
| 91 | BR_V) |
| 92 | #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_APP1_SIZE)) |
| 93 | |
| 94 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \ |
| 95 | BR_PS_16 | \ |
| 96 | BR_V) |
| 97 | |
| 98 | #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \ |
| 99 | OR_GPCM_CSNT | \ |
| 100 | OR_GPCM_ACS_DIV4 | \ |
| 101 | OR_GPCM_SCY_3 | \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 102 | OR_GPCM_TRLX_SET) |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 103 | |
| 104 | #define CONFIG_SYS_MAMR (MxMR_GPL_x4DIS | \ |
| 105 | 0x0000c000 | \ |
| 106 | MxMR_WLFx_2X) |
| 107 | |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 108 | #elif defined(CONFIG_KMTEGR1) |
| 109 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \ |
| 110 | BR_PS_16 | \ |
| 111 | BR_MS_GPCM | \ |
| 112 | BR_V) |
| 113 | |
| 114 | #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \ |
| 115 | OR_GPCM_SCY_5 | \ |
| 116 | OR_GPCM_TRLX_CLEAR | \ |
| 117 | OR_GPCM_EHTR_CLEAR) |
| 118 | |
| 119 | #endif /* CONFIG_KMTEGR1 */ |
| 120 | |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 121 | #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_APP2_BASE |
| 122 | #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_256MB) |
| 123 | |
| 124 | /* |
| 125 | * MMU Setup |
| 126 | */ |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 127 | #if defined(CONFIG_SUVD3) || defined(CONFIG_KMVECT1) |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 128 | /* APP1: icache cacheable, but dcache-inhibit and guarded */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 129 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_APP1_BASE | BATL_PP_RW | \ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 130 | BATL_MEMCOHERENCE) |
| 131 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_APP1_BASE | BATU_BL_256M | \ |
| 132 | BATU_VS | BATU_VP) |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 133 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_APP1_BASE | BATL_PP_RW | \ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 134 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 135 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 136 | |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 137 | #elif defined(CONFIG_KMTEGR1) |
| 138 | #define CONFIG_SYS_IBAT5L (0) |
| 139 | #define CONFIG_SYS_IBAT5U (0) |
| 140 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 141 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 142 | #endif /* CONFIG_KMTEGR1 */ |
| 143 | |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 144 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_APP2_BASE | BATL_PP_RW | \ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 145 | BATL_MEMCOHERENCE) |
| 146 | #define CONFIG_SYS_IBAT6U (CONFIG_SYS_APP2_BASE | BATU_BL_256M | \ |
| 147 | BATU_VS | BATU_VP) |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 148 | #define CONFIG_SYS_DBAT6L (CONFIG_SYS_APP2_BASE | BATL_PP_RW | \ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 149 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 150 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 151 | |
Karlheinz Jerg | d62018a | 2013-01-21 03:55:18 +0000 | [diff] [blame] | 152 | /* |
| 153 | * QE UEC ethernet configuration |
| 154 | */ |
| 155 | #if defined(CONFIG_KMVECT1) |
| 156 | #define CONFIG_MV88E6352_SWITCH |
| 157 | #define CONFIG_KM_MVEXTSW_ADDR 0x10 |
| 158 | |
| 159 | /* ethernet port connected to simple switch 88e6122 (UEC0) */ |
| 160 | #define CONFIG_UEC_ETH1 |
| 161 | #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ |
| 162 | #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 |
| 163 | #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 |
| 164 | |
| 165 | #define CONFIG_FIXED_PHY 0xFFFFFFFF |
| 166 | #define CONFIG_SYS_FIXED_PHY_ADDR 0x1E /* unused address */ |
| 167 | #define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \ |
| 168 | {devnum, speed, duplex} |
| 169 | #define CONFIG_SYS_FIXED_PHY_PORTS \ |
| 170 | CONFIG_SYS_FIXED_PHY_PORT("UEC0", SPEED_100, DUPLEX_FULL) |
| 171 | |
| 172 | #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH |
| 173 | #define CONFIG_SYS_UEC1_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR |
| 174 | #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII |
| 175 | #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 176 | #endif /* CONFIG_KMVECT1 */ |
Karlheinz Jerg | d62018a | 2013-01-21 03:55:18 +0000 | [diff] [blame] | 177 | |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 178 | #if defined(CONFIG_KMVECT1) || defined(CONFIG_KMTEGR1) |
Karlheinz Jerg | d62018a | 2013-01-21 03:55:18 +0000 | [diff] [blame] | 179 | /* ethernet port connected to piggy (UEC2) */ |
| 180 | #define CONFIG_HAS_ETH1 |
| 181 | #define CONFIG_UEC_ETH2 |
| 182 | #define CONFIG_SYS_UEC2_UCC_NUM 2 /* UCC3 */ |
| 183 | #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE /* not used in RMII Mode */ |
| 184 | #define CONFIG_SYS_UEC2_TX_CLK QE_CLK12 |
| 185 | #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH |
| 186 | #define CONFIG_SYS_UEC2_PHY_ADDR 0 |
| 187 | #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII |
| 188 | #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 |
Valentin Longchamp | e8a17de | 2015-11-17 10:53:37 +0100 | [diff] [blame] | 189 | #endif /* CONFIG_KMVECT1 || CONFIG_KMTEGR1 */ |
Karlheinz Jerg | d62018a | 2013-01-21 03:55:18 +0000 | [diff] [blame] | 190 | |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 191 | #endif /* __CONFIG_H */ |