blob: 26b9ef3e533f2d3b6df672ee791298fae97052fb [file] [log] [blame]
wdenke65527f2004-02-12 00:47:09 +00001/*
2 * Configuation settings for the Motorola MC5282EVB board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenke65527f2004-02-12 00:47:09 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
wdenkabf7a7c2003-12-08 01:34:36 +000013#ifndef _CONFIG_M5282EVB_H
14#define _CONFIG_M5282EVB_H
15
wdenke65527f2004-02-12 00:47:09 +000016/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew1692b482007-08-15 20:32:06 -050020#define CONFIG_MCFTMR
wdenke65527f2004-02-12 00:47:09 +000021
TsiChungLiew1692b482007-08-15 20:32:06 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
wdenkabf7a7c2003-12-08 01:34:36 +000024
TsiChungLiew1692b482007-08-15 20:32:06 -050025#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000026
27/* Configuration for environment
28 * Environment is embedded in u-boot in the second sector of the flash
29 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020030#define CONFIG_ENV_ADDR 0xffe04000
31#define CONFIG_ENV_SIZE 0x2000
wdenke65527f2004-02-12 00:47:09 +000032
angelo@sysam.it6312a952015-03-29 22:54:16 +020033#define LDS_BOARD_TEXT \
34 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060035 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020036
Jon Loeliger446e1f52007-07-08 14:14:17 -050037/*
Jon Loeligered26c742007-07-10 09:10:49 -050038 * BOOTP options
39 */
40#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -050041
Jon Loeligered26c742007-07-10 09:10:49 -050042/*
Jon Loeliger446e1f52007-07-08 14:14:17 -050043 * Command line configuration.
44 */
wdenke65527f2004-02-12 00:47:09 +000045
TsiChungLiew1692b482007-08-15 20:32:06 -050046#define CONFIG_MCFFEC
47#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050048# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050049# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050# define CONFIG_SYS_DISCOVER_PHY
51# define CONFIG_SYS_RX_ETH_BUFFER 8
52# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050053
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054# define CONFIG_SYS_FEC0_PINMUX 0
55# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020056# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
58# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050059# define FECDUPLEX FULL
60# define FECSPEED _100BASET
61# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
63# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050064# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050066#endif
Jon Loeliger446e1f52007-07-08 14:14:17 -050067
TsiChungLiew1692b482007-08-15 20:32:06 -050068#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050069# define CONFIG_IPADDR 192.162.1.2
70# define CONFIG_NETMASK 255.255.255.0
71# define CONFIG_SERVERIP 192.162.1.1
72# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050073#endif /* CONFIG_MCFFEC */
74
Mario Six790d8442018-03-28 14:38:20 +020075#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiew1692b482007-08-15 20:32:06 -050076#define CONFIG_EXTRA_ENV_SETTINGS \
77 "netdev=eth0\0" \
78 "loadaddr=10000\0" \
79 "u-boot=u-boot.bin\0" \
80 "load=tftp ${loadaddr) ${u-boot}\0" \
81 "upd=run load; run prog\0" \
82 "prog=prot off ffe00000 ffe3ffff;" \
83 "era ffe00000 ffe3ffff;" \
84 "cp.b ${loadaddr} ffe00000 ${filesize};"\
85 "save\0" \
86 ""
wdenke65527f2004-02-12 00:47:09 +000087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_LOAD_ADDR 0x20000
wdenke65527f2004-02-12 00:47:09 +000089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_MEMTEST_START 0x400
91#define CONFIG_SYS_MEMTEST_END 0x380000
wdenke65527f2004-02-12 00:47:09 +000092
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_CLK 64000000
wdenke65527f2004-02-12 00:47:09 +000094
TsiChungLiew1692b482007-08-15 20:32:06 -050095/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
96
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
98#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenke65527f2004-02-12 00:47:09 +000099
100/*
101 * Low Level Configuration Settings
102 * (address mappings, register initial values, etc.)
103 * You should know what you are doing if you make changes here.
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_MBAR 0x40000000
wdenke65527f2004-02-12 00:47:09 +0000106
wdenke65527f2004-02-12 00:47:09 +0000107/*-----------------------------------------------------------------------
108 * Definitions for initial stack pointer and data area (in DPRAM)
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200111#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200112#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke65527f2004-02-12 00:47:09 +0000114
115/*-----------------------------------------------------------------------
116 * Start addresses for the final memory configuration
117 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +0000119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_SDRAM_BASE 0x00000000
121#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000122#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
124#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenke65527f2004-02-12 00:47:09 +0000125
126/* If M5282 port is fully implemented the monitor base will be behind
127 * the vector table. */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200128#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew1692b482007-08-15 20:32:06 -0500130#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200131#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiew1692b482007-08-15 20:32:06 -0500132#endif
wdenke65527f2004-02-12 00:47:09 +0000133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MONITOR_LEN 0x20000
135#define CONFIG_SYS_MALLOC_LEN (256 << 10)
136#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenke65527f2004-02-12 00:47:09 +0000137
wdenke65527f2004-02-12 00:47:09 +0000138/*
139 * For booting Linux, the board info and command line data
140 * have to be in the first 8 MB of memory, since this is
141 * the maximum mapped by the Linux kernel during initialization ??
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +0000144
145/*-----------------------------------------------------------------------
146 * FLASH organization
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_CFI
149#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew1692b482007-08-15 20:32:06 -0500150
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200151# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
153# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
154# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
155# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
156# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
157# define CONFIG_SYS_FLASH_CHECKSUM
158# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiew1692b482007-08-15 20:32:06 -0500159#endif
wdenke65527f2004-02-12 00:47:09 +0000160
161/*-----------------------------------------------------------------------
162 * Cache Configuration
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_CACHELINE_SIZE 16
wdenke65527f2004-02-12 00:47:09 +0000165
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600166#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200167 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600168#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200169 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600170#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
171#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
172 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
173 CF_ACR_EN | CF_ACR_SM_ALL)
174#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
175 CF_CACR_CEIB | CF_CACR_DBWE | \
176 CF_CACR_EUSP)
177
wdenke65527f2004-02-12 00:47:09 +0000178/*-----------------------------------------------------------------------
179 * Memory bank definitions
180 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000181#define CONFIG_SYS_CS0_BASE 0xFFE00000
182#define CONFIG_SYS_CS0_CTRL 0x00001980
183#define CONFIG_SYS_CS0_MASK 0x001F0001
184
wdenke65527f2004-02-12 00:47:09 +0000185/*-----------------------------------------------------------------------
186 * Port configuration
187 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
189#define CONFIG_SYS_PADDR 0x0000000
190#define CONFIG_SYS_PADAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
193#define CONFIG_SYS_PBDDR 0x0000000
194#define CONFIG_SYS_PBDAT 0x0000000
wdenkabf7a7c2003-12-08 01:34:36 +0000195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
197#define CONFIG_SYS_PCDDR 0x0000000
198#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
201#define CONFIG_SYS_PCDDR 0x0000000
202#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_PEHLPAR 0xC0
205#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
206#define CONFIG_SYS_DDRUA 0x05
207#define CONFIG_SYS_PJPAR 0xFF
wdenkabf7a7c2003-12-08 01:34:36 +0000208
TsiChungLiew1692b482007-08-15 20:32:06 -0500209#endif /* _CONFIG_M5282EVB_H */