blob: 322dd9e23ac379f66b123ddb049d576c52731fc3 [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some board init for the Allwinner A10-evb board.
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13
14#include <common.h>
Hans de Goede63deaa82014-10-02 21:13:54 +020015#include <mmc.h>
Hans de Goeded9ee84b2015-10-03 15:18:33 +020016#include <axp_pmic.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010017#include <asm/arch/clock.h>
Jonathan Liuabc1aae2014-06-14 08:59:09 +020018#include <asm/arch/cpu.h>
Luc Verhaegen4869a8c2014-08-13 07:55:07 +020019#include <asm/arch/display.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010020#include <asm/arch/dram.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010021#include <asm/arch/gpio.h>
22#include <asm/arch/mmc.h>
Hans de Goedea146c502016-07-09 09:56:56 +020023#include <asm/arch/spl.h>
Hans de Goede26a90052015-04-27 15:05:10 +020024#include <asm/arch/usb_phy.h>
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020025#ifndef CONFIG_ARM64
26#include <asm/armv7.h>
27#endif
Hans de Goeded9d05652015-04-23 23:23:50 +020028#include <asm/gpio.h>
Jonathan Liuabc1aae2014-06-14 08:59:09 +020029#include <asm/io.h>
Hans de Goedee5fe5482016-07-29 11:47:03 +020030#include <crc.h>
Hans de Goedea146c502016-07-09 09:56:56 +020031#include <environment.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090032#include <linux/libfdt.h>
Hans de Goede5ed52f62015-08-15 11:55:26 +020033#include <nand.h>
Jonathan Liuabc1aae2014-06-14 08:59:09 +020034#include <net.h>
Maxime Ripardae56d972017-08-23 10:08:29 +020035#include <spl.h>
Jelle van der Waa3f3a3092016-02-23 18:47:19 +010036#include <sy8106a.h>
Simon Glassd9a766f2017-05-17 08:23:00 -060037#include <asm/setup.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010038
Hans de Goedea5b4cfe2015-02-16 17:23:25 +010039#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
40/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
41int soft_i2c_gpio_sda;
42int soft_i2c_gpio_scl;
Hans de Goeded9d05652015-04-23 23:23:50 +020043
44static int soft_i2c_board_init(void)
45{
46 int ret;
47
48 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
49 if (soft_i2c_gpio_sda < 0) {
50 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
51 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
52 return soft_i2c_gpio_sda;
53 }
54 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
55 if (ret) {
56 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
57 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
58 return ret;
59 }
60
61 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
62 if (soft_i2c_gpio_scl < 0) {
63 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
64 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
65 return soft_i2c_gpio_scl;
66 }
67 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
68 if (ret) {
69 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
70 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
71 return ret;
72 }
73
74 return 0;
75}
76#else
77static int soft_i2c_board_init(void) { return 0; }
Hans de Goedea5b4cfe2015-02-16 17:23:25 +010078#endif
79
Ian Campbell6efe3692014-05-05 11:52:26 +010080DECLARE_GLOBAL_DATA_PTR;
81
Jernej Skrabec07da8802017-04-27 00:03:35 +020082void i2c_init_board(void)
83{
84#ifdef CONFIG_I2C0_ENABLE
85#if defined(CONFIG_MACH_SUN4I) || \
86 defined(CONFIG_MACH_SUN5I) || \
87 defined(CONFIG_MACH_SUN7I) || \
88 defined(CONFIG_MACH_SUN8I_R40)
89 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
90 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
91 clock_twi_onoff(0, 1);
92#elif defined(CONFIG_MACH_SUN6I)
93 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
94 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
95 clock_twi_onoff(0, 1);
96#elif defined(CONFIG_MACH_SUN8I)
97 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
98 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
99 clock_twi_onoff(0, 1);
100#endif
101#endif
102
103#ifdef CONFIG_I2C1_ENABLE
104#if defined(CONFIG_MACH_SUN4I) || \
105 defined(CONFIG_MACH_SUN7I) || \
106 defined(CONFIG_MACH_SUN8I_R40)
107 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
108 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
109 clock_twi_onoff(1, 1);
110#elif defined(CONFIG_MACH_SUN5I)
111 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
112 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
113 clock_twi_onoff(1, 1);
114#elif defined(CONFIG_MACH_SUN6I)
115 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
116 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
117 clock_twi_onoff(1, 1);
118#elif defined(CONFIG_MACH_SUN8I)
119 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
120 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
121 clock_twi_onoff(1, 1);
122#endif
123#endif
124
125#ifdef CONFIG_I2C2_ENABLE
126#if defined(CONFIG_MACH_SUN4I) || \
127 defined(CONFIG_MACH_SUN7I) || \
128 defined(CONFIG_MACH_SUN8I_R40)
129 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
130 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
131 clock_twi_onoff(2, 1);
132#elif defined(CONFIG_MACH_SUN5I)
133 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
134 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
135 clock_twi_onoff(2, 1);
136#elif defined(CONFIG_MACH_SUN6I)
137 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
138 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
139 clock_twi_onoff(2, 1);
140#elif defined(CONFIG_MACH_SUN8I)
141 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
142 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
143 clock_twi_onoff(2, 1);
144#endif
145#endif
146
147#ifdef CONFIG_I2C3_ENABLE
148#if defined(CONFIG_MACH_SUN6I)
149 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
150 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
151 clock_twi_onoff(3, 1);
152#elif defined(CONFIG_MACH_SUN7I) || \
153 defined(CONFIG_MACH_SUN8I_R40)
154 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
155 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
156 clock_twi_onoff(3, 1);
157#endif
158#endif
159
160#ifdef CONFIG_I2C4_ENABLE
161#if defined(CONFIG_MACH_SUN7I) || \
162 defined(CONFIG_MACH_SUN8I_R40)
163 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
164 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
165 clock_twi_onoff(4, 1);
166#endif
167#endif
168
169#ifdef CONFIG_R_I2C_ENABLE
170 clock_twi_onoff(5, 1);
171 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
172 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
173#endif
174}
175
Maxime Ripard9ba2ac72018-01-23 21:17:03 +0100176#if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
177enum env_location env_get_location(enum env_operation op, int prio)
178{
179 switch (prio) {
180 case 0:
181 return ENVL_FAT;
182
183 case 1:
184 return ENVL_MMC;
185
186 default:
187 return ENVL_UNKNOWN;
188 }
189}
190#endif
191
Ian Campbell6efe3692014-05-05 11:52:26 +0100192/* add board specific code here */
193int board_init(void)
194{
Mylène Josserand147c6062017-04-02 12:59:10 +0200195 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbell6efe3692014-05-05 11:52:26 +0100196
197 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
198
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200199#ifndef CONFIG_ARM64
Ian Campbell6efe3692014-05-05 11:52:26 +0100200 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
201 debug("id_pfr1: 0x%08x\n", id_pfr1);
202 /* Generic Timer Extension available? */
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200203 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
204 uint32_t freq;
205
Ian Campbell6efe3692014-05-05 11:52:26 +0100206 debug("Setting CNTFRQ\n");
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200207
208 /*
209 * CNTFRQ is a secure register, so we will crash if we try to
210 * write this from the non-secure world (read is OK, though).
211 * In case some bootcode has already set the correct value,
212 * we avoid the risk of writing to it.
213 */
214 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywara70c78932017-02-16 01:20:19 +0000215 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200216 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywara70c78932017-02-16 01:20:19 +0000217 freq, COUNTER_FREQUENCY);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200218#ifdef CONFIG_NON_SECURE
219 printf("arch timer frequency is wrong, but cannot adjust it\n");
220#else
221 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywara70c78932017-02-16 01:20:19 +0000222 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200223#endif
224 }
Ian Campbell6efe3692014-05-05 11:52:26 +0100225 }
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200226#endif /* !CONFIG_ARM64 */
Ian Campbell6efe3692014-05-05 11:52:26 +0100227
Hans de Goede3ae1d132015-04-25 17:25:14 +0200228 ret = axp_gpio_init();
229 if (ret)
230 return ret;
231
Hans de Goede9c34c3e2016-03-22 20:10:30 +0100232#ifdef CONFIG_SATAPWR
Mylène Josserand628426a2017-04-02 12:59:09 +0200233 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
234 gpio_request(satapwr_pin, "satapwr");
235 gpio_direction_output(satapwr_pin, 1);
Werner Böllmanne58f8302017-11-10 19:14:20 +0530236 /* Give attached sata device time to power-up to avoid link timeouts */
237 mdelay(500);
Hans de Goede9c34c3e2016-03-22 20:10:30 +0100238#endif
Hans de Goede42cbbe32016-03-17 13:53:03 +0100239#ifdef CONFIG_MACPWR
Mylène Josserand147c6062017-04-02 12:59:10 +0200240 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
241 gpio_request(macpwr_pin, "macpwr");
242 gpio_direction_output(macpwr_pin, 1);
Hans de Goede42cbbe32016-03-17 13:53:03 +0100243#endif
244
Jernej Skrabec9220d502017-04-27 00:03:36 +0200245#ifdef CONFIG_DM_I2C
246 /*
247 * Temporary workaround for enabling I2C clocks until proper sunxi DM
248 * clk, reset and pinctrl drivers land.
249 */
250 i2c_init_board();
251#endif
252
Hans de Goeded9d05652015-04-23 23:23:50 +0200253 /* Uses dm gpio code so do this here and not in i2c_init_board() */
254 return soft_i2c_board_init();
Ian Campbell6efe3692014-05-05 11:52:26 +0100255}
256
257int dram_init(void)
258{
259 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
260
261 return 0;
262}
263
Boris Brezillon57f20382016-06-15 21:09:23 +0200264#if defined(CONFIG_NAND_SUNXI)
Karol Gugala7bea8932015-07-23 14:33:01 +0200265static void nand_pinmux_setup(void)
266{
267 unsigned int pin;
Karol Gugala7bea8932015-07-23 14:33:01 +0200268
Hans de Goeded2236782015-08-15 13:17:49 +0200269 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugala7bea8932015-07-23 14:33:01 +0200270 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
271
Hans de Goeded2236782015-08-15 13:17:49 +0200272#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
273 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
274 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
275#endif
276 /* sun4i / sun7i do have a PC23, but it is not used for nand,
277 * only sun7i has a PC24 */
278#ifdef CONFIG_MACH_SUN7I
Karol Gugala7bea8932015-07-23 14:33:01 +0200279 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goeded2236782015-08-15 13:17:49 +0200280#endif
Karol Gugala7bea8932015-07-23 14:33:01 +0200281}
282
283static void nand_clock_setup(void)
284{
285 struct sunxi_ccm_reg *const ccm =
286 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goedee5561a82015-08-15 11:58:03 +0200287
Karol Gugala7bea8932015-07-23 14:33:01 +0200288 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalebeeb802018-02-28 20:51:53 +0100289#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
290 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
291 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
292#endif
Karol Gugala7bea8932015-07-23 14:33:01 +0200293 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
294}
Hans de Goede5ed52f62015-08-15 11:55:26 +0200295
296void board_nand_init(void)
297{
298 nand_pinmux_setup();
299 nand_clock_setup();
Boris Brezillon57f20382016-06-15 21:09:23 +0200300#ifndef CONFIG_SPL_BUILD
301 sunxi_nand_init();
302#endif
Hans de Goede5ed52f62015-08-15 11:55:26 +0200303}
Karol Gugala7bea8932015-07-23 14:33:01 +0200304#endif
305
Masahiro Yamada0a780172017-05-09 20:31:39 +0900306#ifdef CONFIG_MMC
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100307static void mmc_pinmux_setup(int sdc)
308{
309 unsigned int pin;
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100310 __maybe_unused int pins;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100311
312 switch (sdc) {
313 case 0:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100314 /* SDC0: PF0-PF5 */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100315 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100316 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100317 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
318 sunxi_gpio_set_drv(pin, 2);
319 }
320 break;
321
322 case 1:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100323 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
324
Chen-Yu Tsai111bc592016-11-30 16:28:34 +0800325#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
326 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100327 if (pins == SUNXI_GPIO_H) {
328 /* SDC1: PH22-PH-27 */
329 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
330 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
331 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
332 sunxi_gpio_set_drv(pin, 2);
333 }
334 } else {
335 /* SDC1: PG0-PG5 */
336 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
337 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
338 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
339 sunxi_gpio_set_drv(pin, 2);
340 }
341 }
342#elif defined(CONFIG_MACH_SUN5I)
343 /* SDC1: PG3-PG8 */
Hans de Goede4dccfd42014-10-03 16:44:57 +0200344 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100345 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100346 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
347 sunxi_gpio_set_drv(pin, 2);
348 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100349#elif defined(CONFIG_MACH_SUN6I)
350 /* SDC1: PG0-PG5 */
351 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
352 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
353 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
354 sunxi_gpio_set_drv(pin, 2);
355 }
356#elif defined(CONFIG_MACH_SUN8I)
357 if (pins == SUNXI_GPIO_D) {
358 /* SDC1: PD2-PD7 */
359 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
360 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
361 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
362 sunxi_gpio_set_drv(pin, 2);
363 }
364 } else {
365 /* SDC1: PG0-PG5 */
366 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
367 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
368 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
369 sunxi_gpio_set_drv(pin, 2);
370 }
371 }
372#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100373 break;
374
375 case 2:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100376 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
377
378#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
379 /* SDC2: PC6-PC11 */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100380 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100381 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100382 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
383 sunxi_gpio_set_drv(pin, 2);
384 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100385#elif defined(CONFIG_MACH_SUN5I)
386 if (pins == SUNXI_GPIO_E) {
387 /* SDC2: PE4-PE9 */
388 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
389 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
390 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
391 sunxi_gpio_set_drv(pin, 2);
392 }
393 } else {
394 /* SDC2: PC6-PC15 */
395 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
396 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
397 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
398 sunxi_gpio_set_drv(pin, 2);
399 }
400 }
401#elif defined(CONFIG_MACH_SUN6I)
402 if (pins == SUNXI_GPIO_A) {
403 /* SDC2: PA9-PA14 */
404 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
405 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
406 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
407 sunxi_gpio_set_drv(pin, 2);
408 }
409 } else {
410 /* SDC2: PC6-PC15, PC24 */
411 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
412 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
413 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
414 sunxi_gpio_set_drv(pin, 2);
415 }
416
417 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
418 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
419 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
420 }
Chen-Yu Tsai111bc592016-11-30 16:28:34 +0800421#elif defined(CONFIG_MACH_SUN8I_R40)
422 /* SDC2: PC6-PC15, PC24 */
423 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
424 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
425 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
426 sunxi_gpio_set_drv(pin, 2);
427 }
428
429 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
430 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
431 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200432#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100433 /* SDC2: PC5-PC6, PC8-PC16 */
434 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
435 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
436 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
437 sunxi_gpio_set_drv(pin, 2);
438 }
439
440 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
441 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
442 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
443 sunxi_gpio_set_drv(pin, 2);
444 }
Philipp Tomsicha0c7c712016-10-28 18:21:33 +0800445#elif defined(CONFIG_MACH_SUN9I)
446 /* SDC2: PC6-PC16 */
447 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
448 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
449 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
450 sunxi_gpio_set_drv(pin, 2);
451 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100452#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100453 break;
454
455 case 3:
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100456 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
457
Chen-Yu Tsai111bc592016-11-30 16:28:34 +0800458#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
459 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100460 /* SDC3: PI4-PI9 */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100461 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100462 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100463 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
464 sunxi_gpio_set_drv(pin, 2);
465 }
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100466#elif defined(CONFIG_MACH_SUN6I)
467 if (pins == SUNXI_GPIO_A) {
468 /* SDC3: PA9-PA14 */
469 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
470 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
471 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
472 sunxi_gpio_set_drv(pin, 2);
473 }
474 } else {
475 /* SDC3: PC6-PC15, PC24 */
476 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
477 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
478 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
479 sunxi_gpio_set_drv(pin, 2);
480 }
481
482 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
483 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
484 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
485 }
486#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100487 break;
488
489 default:
490 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
491 break;
492 }
493}
494
495int board_mmc_init(bd_t *bis)
496{
Hans de Goede63deaa82014-10-02 21:13:54 +0200497 __maybe_unused struct mmc *mmc0, *mmc1;
498 __maybe_unused char buf[512];
499
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100500 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goede63deaa82014-10-02 21:13:54 +0200501 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
502 if (!mmc0)
503 return -1;
504
Hans de Goedeaf593e42014-10-02 20:43:50 +0200505#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100506 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goede63deaa82014-10-02 21:13:54 +0200507 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
508 if (!mmc1)
509 return -1;
510#endif
511
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100512 return 0;
513}
514#endif
515
Ian Campbell6efe3692014-05-05 11:52:26 +0100516#ifdef CONFIG_SPL_BUILD
517void sunxi_board_init(void)
518{
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200519 int power_failed = 0;
Ian Campbell6efe3692014-05-05 11:52:26 +0100520
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100521#ifdef CONFIG_SY8106A_POWER
522 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
523#endif
524
vishnupatekar1895dfd2015-11-29 01:07:22 +0800525#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800526 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
527 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200528 power_failed = axp_init();
529
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800530#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
531 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200532 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede1f247362014-06-13 22:55:51 +0200533#endif
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200534 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
535 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar1895dfd2015-11-29 01:07:22 +0800536#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200537 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200538#endif
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800539#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
540 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200541 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagld3a558d2013-07-26 12:56:58 +0200542#endif
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200543
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800544#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
545 defined CONFIG_AXP818_POWER
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200546 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
547#endif
548 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaic05aa392016-01-12 14:42:40 +0800549#if !defined(CONFIG_AXP152_POWER)
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200550 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
551#endif
552#ifdef CONFIG_AXP209_POWER
553 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
554#endif
555
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800556#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
557 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai2e6911f2016-01-12 14:42:37 +0800558 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
559 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800560#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai2e6911f2016-01-12 14:42:37 +0800561 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
562 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800563#endif
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200564 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
565 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
566 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
567#endif
Chen-Yu Tsaid028fba2016-03-30 00:26:48 +0800568
569#ifdef CONFIG_AXP818_POWER
570 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
571 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
572 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsaif1e66e72016-05-02 10:28:15 +0800573#endif
574
575#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai0e3efd32016-05-02 10:28:12 +0800576 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsaid028fba2016-03-30 00:26:48 +0800577#endif
Hans de Goeded9ee84b2015-10-03 15:18:33 +0200578#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100579 printf("DRAM:");
Andre Przywara52f48662017-04-26 01:32:43 +0100580 gd->ram_size = sunxi_dram_init();
581 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
582 if (!gd->ram_size)
Ian Campbell6efe3692014-05-05 11:52:26 +0100583 hang();
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200584
585 /*
586 * Only clock up the CPU to full speed if we are reasonably
587 * assured it's being powered with suitable core voltage
588 */
589 if (!power_failed)
Iain Paton630df142015-03-28 10:26:38 +0000590 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstromaa382ad2014-06-13 22:55:50 +0200591 else
592 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbell6efe3692014-05-05 11:52:26 +0100593}
594#endif
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200595
Paul Kocialkowskidbbccaf2015-03-22 18:07:13 +0100596#ifdef CONFIG_USB_GADGET
597int g_dnl_board_usb_cable_connected(void)
598{
Paul Kocialkowski61c73ee2015-05-16 19:52:10 +0200599 return sunxi_usb_phy_vbus_detect(0);
Paul Kocialkowskidbbccaf2015-03-22 18:07:13 +0100600}
601#endif
602
Paul Kocialkowski99ae0f62015-03-28 18:35:36 +0100603#ifdef CONFIG_SERIAL_TAG
604void get_board_serial(struct tag_serialnr *serialnr)
605{
606 char *serial_string;
607 unsigned long long serial;
608
Simon Glass64b723f2017-08-03 12:22:12 -0600609 serial_string = env_get("serial#");
Paul Kocialkowski99ae0f62015-03-28 18:35:36 +0100610
611 if (serial_string) {
612 serial = simple_strtoull(serial_string, NULL, 16);
613
614 serialnr->high = (unsigned int) (serial >> 32);
615 serialnr->low = (unsigned int) (serial & 0xffffffff);
616 } else {
617 serialnr->high = 0;
618 serialnr->low = 0;
619 }
620}
621#endif
622
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200623/*
624 * Check the SPL header for the "sunxi" variant. If found: parse values
625 * that might have been passed by the loader ("fel" utility), and update
626 * the environment accordingly.
627 */
628static void parse_spl_header(const uint32_t spl_addr)
629{
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200630 struct boot_file_head *spl = (void *)(ulong)spl_addr;
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200631 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
632 return; /* signature mismatch, no usable header */
633
634 uint8_t spl_header_version = spl->spl_signature[3];
635 if (spl_header_version != SPL_HEADER_VERSION) {
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200636 printf("sunxi SPL version mismatch: expected %u, got %u\n",
637 SPL_HEADER_VERSION, spl_header_version);
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200638 return;
639 }
640 if (!spl->fel_script_address)
641 return;
642
643 if (spl->fel_uEnv_length != 0) {
644 /*
645 * data is expected in uEnv.txt compatible format, so "env
646 * import -t" the string(s) at fel_script_address right away.
647 */
Andre Przywaraac4e6732016-09-05 01:32:41 +0100648 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200649 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
650 return;
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200651 }
Bernhard Nortmanne9bbbe82016-06-09 07:37:35 +0200652 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass4d949a22017-08-03 12:22:10 -0600653 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200654}
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200655
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200656/*
657 * Note this function gets called multiple times.
658 * It must not make any changes to env variables which already exist.
659 */
660static void setup_environment(const void *fdt)
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200661{
Paul Kocialkowski92935942015-03-28 18:35:35 +0100662 char serial_string[17] = { 0 };
Hans de Goede11d70982014-11-26 00:04:24 +0100663 unsigned int sid[4];
Paul Kocialkowski92935942015-03-28 18:35:35 +0100664 uint8_t mac_addr[6];
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200665 char ethaddr[16];
666 int i, ret;
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200667
Paul Kocialkowski92935942015-03-28 18:35:35 +0100668 ret = sunxi_get_sid(sid);
Hans de Goedee5fe5482016-07-29 11:47:03 +0200669 if (ret == 0 && sid[0] != 0) {
670 /*
671 * The single words 1 - 3 of the SID have quite a few bits
672 * which are the same on many models, so we take a crc32
673 * of all 3 words, to get a more unique value.
674 *
675 * Note we only do this on newer SoCs as we cannot change
676 * the algorithm on older SoCs since those have been using
677 * fixed mac-addresses based on only using word 3 for a
678 * long time and changing a fixed mac-address with an
679 * u-boot update is not good.
680 */
681#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
682 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
683 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
684 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
685#endif
686
Hans de Goedeabca8432016-07-27 17:58:06 +0200687 /* Ensure the NIC specific bytes of the mac are not all 0 */
688 if ((sid[3] & 0xffffff) == 0)
689 sid[3] |= 0x800000;
690
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200691 for (i = 0; i < 4; i++) {
692 sprintf(ethaddr, "ethernet%d", i);
693 if (!fdt_get_alias(fdt, ethaddr))
694 continue;
695
696 if (i == 0)
697 strcpy(ethaddr, "ethaddr");
698 else
699 sprintf(ethaddr, "eth%daddr", i);
700
Simon Glass64b723f2017-08-03 12:22:12 -0600701 if (env_get(ethaddr))
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200702 continue;
703
Paul Kocialkowski92935942015-03-28 18:35:35 +0100704 /* Non OUI / registered MAC address */
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200705 mac_addr[0] = (i << 4) | 0x02;
Paul Kocialkowski92935942015-03-28 18:35:35 +0100706 mac_addr[1] = (sid[0] >> 0) & 0xff;
707 mac_addr[2] = (sid[3] >> 24) & 0xff;
708 mac_addr[3] = (sid[3] >> 16) & 0xff;
709 mac_addr[4] = (sid[3] >> 8) & 0xff;
710 mac_addr[5] = (sid[3] >> 0) & 0xff;
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200711
Simon Glass8551d552017-08-03 12:22:11 -0600712 eth_env_set_enetaddr(ethaddr, mac_addr);
Paul Kocialkowski92935942015-03-28 18:35:35 +0100713 }
714
Simon Glass64b723f2017-08-03 12:22:12 -0600715 if (!env_get("serial#")) {
Paul Kocialkowski92935942015-03-28 18:35:35 +0100716 snprintf(serial_string, sizeof(serial_string),
717 "%08x%08x", sid[0], sid[3]);
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200718
Simon Glass6a38e412017-08-03 12:22:09 -0600719 env_set("serial#", serial_string);
Paul Kocialkowski92935942015-03-28 18:35:35 +0100720 }
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200721 }
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200722}
723
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200724int misc_init_r(void)
725{
726 __maybe_unused int ret;
Maxime Ripardae56d972017-08-23 10:08:29 +0200727 uint boot;
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200728
Simon Glass6a38e412017-08-03 12:22:09 -0600729 env_set("fel_booted", NULL);
730 env_set("fel_scriptaddr", NULL);
Maxime Ripard65cefba2017-08-23 10:12:22 +0200731 env_set("mmc_bootdev", NULL);
Maxime Ripardae56d972017-08-23 10:08:29 +0200732
733 boot = sunxi_get_boot_device();
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200734 /* determine if we are running in FEL mode */
Maxime Ripardae56d972017-08-23 10:08:29 +0200735 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass6a38e412017-08-03 12:22:09 -0600736 env_set("fel_booted", "1");
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200737 parse_spl_header(SPL_ADDR);
Maxime Ripard65cefba2017-08-23 10:12:22 +0200738 /* or if we booted from MMC, and which one */
739 } else if (boot == BOOT_DEVICE_MMC1) {
740 env_set("mmc_bootdev", "0");
741 } else if (boot == BOOT_DEVICE_MMC2) {
742 env_set("mmc_bootdev", "1");
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200743 }
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200744
745 setup_environment(gd->fdt_blob);
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200746
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100747#ifndef CONFIG_MACH_SUN9I
Hans de Goede1168e092015-04-27 16:50:04 +0200748 ret = sunxi_usb_phy_probe();
749 if (ret)
750 return ret;
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100751#endif
Hans de Goedeea059bf2015-06-17 15:49:26 +0200752
Icenowy Zhengf4116b62017-09-28 22:16:38 +0800753#ifdef CONFIG_USB_ETHER
Maxime Ripardf54aba32017-09-06 22:25:03 +0200754 usb_ether_init();
Icenowy Zhengf4116b62017-09-28 22:16:38 +0800755#endif
Maxime Ripardf54aba32017-09-06 22:25:03 +0200756
Jonathan Liuabc1aae2014-06-14 08:59:09 +0200757 return 0;
758}
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200759
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200760int ft_board_setup(void *blob, bd_t *bd)
761{
Hans de Goede48a234a2016-03-22 22:51:52 +0100762 int __maybe_unused r;
763
Hans de Goededa0ff7c2016-06-26 13:34:42 +0200764 /*
765 * Call setup_environment again in case the boot fdt has
766 * ethernet aliases the u-boot copy does not have.
767 */
768 setup_environment(blob);
769
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200770#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goede48a234a2016-03-22 22:51:52 +0100771 r = sunxi_simplefb_setup(blob);
772 if (r)
773 return r;
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200774#endif
Hans de Goede48a234a2016-03-22 22:51:52 +0100775 return 0;
Luc Verhaegen4869a8c2014-08-13 07:55:07 +0200776}
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100777
778#ifdef CONFIG_SPL_LOAD_FIT
779int board_fit_config_name_match(const char *name)
780{
Andre Przywara4f99ea62017-04-26 01:32:50 +0100781 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
782 const char *cmp_str = (void *)(ulong)SPL_ADDR;
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100783
Andre Przywara4f99ea62017-04-26 01:32:50 +0100784 /* Check if there is a DT name stored in the SPL header and use that. */
785 if (spl->dt_name_offset) {
786 cmp_str += spl->dt_name_offset;
787 } else {
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100788#ifdef CONFIG_DEFAULT_DEVICE_TREE
Andre Przywara4f99ea62017-04-26 01:32:50 +0100789 cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100790#else
Andre Przywara4f99ea62017-04-26 01:32:50 +0100791 return 0;
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100792#endif
Andre Przywara4f99ea62017-04-26 01:32:50 +0100793 };
Andre Przywara1bd5ca32017-04-26 01:32:44 +0100794
795/* Differentiate the two Pine64 board DTs by their DRAM size. */
796 if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
797 if ((gd->ram_size > 512 * 1024 * 1024))
798 return !strstr(name, "plus");
799 else
800 return !!strstr(name, "plus");
801 } else {
802 return strcmp(name, cmp_str);
803 }
804}
805#endif