blob: 317d279603a017b2c54a8723a7170e35afa18d36 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
wdenkad276f22004-01-04 16:28:35 +00002 * (C) Copyright 2000-2004
wdenkfe8c2802002-11-03 00:38:21 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
wdenkad276f22004-01-04 16:28:35 +00005 * Modified by, Yuli Barcohen, Arabella Software Ltd., yuli@arabellasw.com
6 *
wdenkfe8c2802002-11-03 00:38:21 +00007 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
wdenkfe8c2802002-11-03 00:38:21 +000026#include <config.h>
wdenkad276f22004-01-04 16:28:35 +000027#include <common.h>
wdenkfe8c2802002-11-03 00:38:21 +000028#include <mpc8xx.h>
wdenka7556b22004-06-06 21:35:06 +000029#include <pcmcia.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31#define _NOT_USED_ 0xFFFFFFFF
32
wdenkad276f22004-01-04 16:28:35 +000033/* ========================================================================= */
34
wdenka7556b22004-06-06 21:35:06 +000035#ifndef CONFIG_MPC885ADS /* No old DRAM on MPC885ADS */
wdenkad276f22004-01-04 16:28:35 +000036
wdenkfe8c2802002-11-03 00:38:21 +000037#if defined(CONFIG_DRAM_50MHZ)
38/* 50MHz tables */
wdenk2bb11052003-07-17 23:16:40 +000039static const uint dram_60ns[] =
wdenkfe8c2802002-11-03 00:38:21 +000040{ 0x8fffec24, 0x0fffec04, 0x0cffec04, 0x00ffec04,
wdenk2bb11052003-07-17 23:16:40 +000041 0x00ffec00, 0x37ffec47, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000042 0x8fffec24, 0x0fffec04, 0x08ffec04, 0x00ffec0c,
43 0x03ffec00, 0x00ffec44, 0x00ffcc08, 0x0cffcc44,
44 0x00ffec0c, 0x03ffec00, 0x00ffec44, 0x00ffcc00,
wdenk2bb11052003-07-17 23:16:40 +000045 0x3fffc847, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000046 0x8fafcc24, 0x0fafcc04, 0x0cafcc00, 0x11bfcc47,
wdenk2bb11052003-07-17 23:16:40 +000047 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000048 0x8fafcc24, 0x0fafcc04, 0x0cafcc00, 0x03afcc4c,
49 0x0cafcc00, 0x03afcc4c, 0x0cafcc00, 0x03afcc4c,
wdenk2bb11052003-07-17 23:16:40 +000050 0x0cafcc00, 0x33bfcc4f, _NOT_USED_, _NOT_USED_,
51 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000052 0xc0ffcc84, 0x00ffcc04, 0x07ffcc04, 0x3fffcc06,
wdenk2bb11052003-07-17 23:16:40 +000053 0xffffcc85, 0xffffcc05, _NOT_USED_, _NOT_USED_,
54 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
55 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +000056
wdenk2bb11052003-07-17 23:16:40 +000057static const uint dram_70ns[] =
wdenkfe8c2802002-11-03 00:38:21 +000058{ 0x8fffcc24, 0x0fffcc04, 0x0cffcc04, 0x00ffcc04,
wdenk2bb11052003-07-17 23:16:40 +000059 0x00ffcc00, 0x37ffcc47, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000060 0x8fffcc24, 0x0fffcc04, 0x0cffcc04, 0x00ffcc04,
61 0x00ffcc08, 0x0cffcc44, 0x00ffec0c, 0x03ffec00,
62 0x00ffec44, 0x00ffcc08, 0x0cffcc44, 0x00ffec04,
wdenk2bb11052003-07-17 23:16:40 +000063 0x00ffec00, 0x3fffec47, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000064 0x8fafcc24, 0x0fafcc04, 0x0cafcc00, 0x11bfcc47,
wdenk2bb11052003-07-17 23:16:40 +000065 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000066 0x8fafcc24, 0x0fafcc04, 0x0cafcc00, 0x03afcc4c,
67 0x0cafcc00, 0x03afcc4c, 0x0cafcc00, 0x03afcc4c,
wdenk2bb11052003-07-17 23:16:40 +000068 0x0cafcc00, 0x33bfcc4f, _NOT_USED_, _NOT_USED_,
69 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000070 0xe0ffcc84, 0x00ffcc04, 0x00ffcc04, 0x0fffcc04,
wdenk2bb11052003-07-17 23:16:40 +000071 0x7fffcc06, 0xffffcc85, 0xffffcc05, _NOT_USED_,
72 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
73 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +000074
wdenk2bb11052003-07-17 23:16:40 +000075static const uint edo_60ns[] =
wdenkfe8c2802002-11-03 00:38:21 +000076{ 0x8ffbec24, 0x0ff3ec04, 0x0cf3ec04, 0x00f3ec04,
wdenk2bb11052003-07-17 23:16:40 +000077 0x00f3ec00, 0x37f7ec47, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000078 0x8fffec24, 0x0ffbec04, 0x0cf3ec04, 0x00f3ec0c,
79 0x0cf3ec00, 0x00f3ec4c, 0x0cf3ec00, 0x00f3ec4c,
80 0x0cf3ec00, 0x00f3ec44, 0x03f3ec00, 0x3ff7ec47,
wdenk2bb11052003-07-17 23:16:40 +000081 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000082 0x8fffcc24, 0x0fefcc04, 0x0cafcc00, 0x11bfcc47,
wdenk2bb11052003-07-17 23:16:40 +000083 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000084 0x8fffcc24, 0x0fefcc04, 0x0cafcc00, 0x03afcc4c,
85 0x0cafcc00, 0x03afcc4c, 0x0cafcc00, 0x03afcc4c,
wdenk2bb11052003-07-17 23:16:40 +000086 0x0cafcc00, 0x33bfcc4f, _NOT_USED_, _NOT_USED_,
87 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000088 0xc0ffcc84, 0x00ffcc04, 0x07ffcc04, 0x3fffcc06,
wdenk2bb11052003-07-17 23:16:40 +000089 0xffffcc85, 0xffffcc05, _NOT_USED_, _NOT_USED_,
90 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
91 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +000092
wdenk2bb11052003-07-17 23:16:40 +000093static const uint edo_70ns[] =
wdenkfe8c2802002-11-03 00:38:21 +000094{ 0x8ffbcc24, 0x0ff3cc04, 0x0cf3cc04, 0x00f3cc04,
wdenk2bb11052003-07-17 23:16:40 +000095 0x00f3cc00, 0x37f7cc47, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +000096 0x8fffcc24, 0x0ffbcc04, 0x0cf3cc04, 0x00f3cc0c,
97 0x03f3cc00, 0x00f3cc44, 0x00f3ec0c, 0x0cf3ec00,
98 0x00f3ec4c, 0x03f3ec00, 0x00f3ec44, 0x00f3cc00,
wdenk2bb11052003-07-17 23:16:40 +000099 0x33f7cc47, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000100 0x8fffcc24, 0x0fefcc04, 0x0cafcc00, 0x11bfcc47,
wdenk2bb11052003-07-17 23:16:40 +0000101 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000102 0x8fffcc24, 0x0fefcc04, 0x0cafcc00, 0x03afcc4c,
103 0x0cafcc00, 0x03afcc4c, 0x0cafcc00, 0x03afcc4c,
wdenk2bb11052003-07-17 23:16:40 +0000104 0x0cafcc00, 0x33bfcc47, _NOT_USED_, _NOT_USED_,
105 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000106 0xe0ffcc84, 0x00ffcc04, 0x00ffcc04, 0x0fffcc04,
wdenk2bb11052003-07-17 23:16:40 +0000107 0x7fffcc04, 0xffffcc86, 0xffffcc05, _NOT_USED_,
108 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
109 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000110
111#elif defined(CONFIG_DRAM_25MHZ)
112
113/* 25MHz tables */
114
wdenk2bb11052003-07-17 23:16:40 +0000115static const uint dram_60ns[] =
116{ 0x0fffcc04, 0x08ffcc00, 0x33ffcc47, _NOT_USED_,
117 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000118 0x0fffcc24, 0x0fffcc04, 0x08ffcc00, 0x03ffcc4c,
119 0x08ffcc00, 0x03ffcc4c, 0x08ffcc00, 0x03ffcc4c,
wdenk2bb11052003-07-17 23:16:40 +0000120 0x08ffcc00, 0x33ffcc47, _NOT_USED_, _NOT_USED_,
121 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
122 0x0fafcc04, 0x08afcc00, 0x3fbfcc47, _NOT_USED_,
123 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000124 0x0fafcc04, 0x0cafcc00, 0x01afcc4c, 0x0cafcc00,
125 0x01afcc4c, 0x0cafcc00, 0x01afcc4c, 0x0cafcc00,
wdenk2bb11052003-07-17 23:16:40 +0000126 0x31bfcc43, _NOT_USED_, _NOT_USED_, _NOT_USED_,
127 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000128 0x80ffcc84, 0x13ffcc04, 0xffffcc87, 0xffffcc05,
wdenk2bb11052003-07-17 23:16:40 +0000129 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
130 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
131 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000132
wdenk2bb11052003-07-17 23:16:40 +0000133static const uint dram_70ns[] =
wdenkfe8c2802002-11-03 00:38:21 +0000134{ 0x0fffec04, 0x08ffec04, 0x00ffec00, 0x3fffcc47,
wdenk2bb11052003-07-17 23:16:40 +0000135 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000136 0x0fffcc24, 0x0fffcc04, 0x08ffcc00, 0x03ffcc4c,
137 0x08ffcc00, 0x03ffcc4c, 0x08ffcc00, 0x03ffcc4c,
wdenk2bb11052003-07-17 23:16:40 +0000138 0x08ffcc00, 0x33ffcc47, _NOT_USED_, _NOT_USED_,
139 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
140 0x0fafcc04, 0x08afcc00, 0x3fbfcc47, _NOT_USED_,
141 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000142 0x0fafcc04, 0x0cafcc00, 0x01afcc4c, 0x0cafcc00,
143 0x01afcc4c, 0x0cafcc00, 0x01afcc4c, 0x0cafcc00,
wdenk2bb11052003-07-17 23:16:40 +0000144 0x31bfcc43, _NOT_USED_, _NOT_USED_, _NOT_USED_,
145 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000146 0xc0ffcc84, 0x01ffcc04, 0x7fffcc86, 0xffffcc05,
wdenk2bb11052003-07-17 23:16:40 +0000147 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
148 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
149 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000150
wdenk2bb11052003-07-17 23:16:40 +0000151static const uint edo_60ns[] =
wdenkfe8c2802002-11-03 00:38:21 +0000152{ 0x0ffbcc04, 0x0cf3cc04, 0x00f3cc00, 0x33f7cc47,
wdenk2bb11052003-07-17 23:16:40 +0000153 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000154 0x0ffbcc04, 0x09f3cc0c, 0x09f3cc0c, 0x09f3cc0c,
wdenk2bb11052003-07-17 23:16:40 +0000155 0x08f3cc00, 0x3ff7cc47, _NOT_USED_, _NOT_USED_,
156 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
157 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000158 0x0fefcc04, 0x08afcc04, 0x00afcc00, 0x3fbfcc47,
wdenk2bb11052003-07-17 23:16:40 +0000159 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000160 0x0fefcc04, 0x08afcc00, 0x07afcc48, 0x08afcc48,
wdenk2bb11052003-07-17 23:16:40 +0000161 0x08afcc48, 0x39bfcc47, _NOT_USED_, _NOT_USED_,
162 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
163 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000164 0x80ffcc84, 0x13ffcc04, 0xffffcc87, 0xffffcc05,
wdenk2bb11052003-07-17 23:16:40 +0000165 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
166 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
167 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000168
wdenk2bb11052003-07-17 23:16:40 +0000169static const uint edo_70ns[] =
wdenkfe8c2802002-11-03 00:38:21 +0000170{ 0x0ffbcc04, 0x0cf3cc04, 0x00f3cc00, 0x33f7cc47,
wdenk2bb11052003-07-17 23:16:40 +0000171 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000172 0x0ffbec04, 0x08f3ec04, 0x03f3ec48, 0x08f3cc00,
173 0x0ff3cc4c, 0x08f3cc00, 0x0ff3cc4c, 0x08f3cc00,
wdenk2bb11052003-07-17 23:16:40 +0000174 0x3ff7cc47, _NOT_USED_, _NOT_USED_, _NOT_USED_,
175 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000176 0x0fefcc04, 0x08afcc04, 0x00afcc00, 0x3fbfcc47,
wdenk2bb11052003-07-17 23:16:40 +0000177 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000178 0x0fefcc04, 0x08afcc00, 0x07afcc4c, 0x08afcc00,
179 0x07afcc4c, 0x08afcc00, 0x07afcc4c, 0x08afcc00,
wdenk2bb11052003-07-17 23:16:40 +0000180 0x37bfcc47, _NOT_USED_, _NOT_USED_, _NOT_USED_,
181 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000182 0xc0ffcc84, 0x01ffcc04, 0x7fffcc86, 0xffffcc05,
wdenk2bb11052003-07-17 23:16:40 +0000183 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
184 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
185 0x33ffcc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000186#else
wdenk2bb11052003-07-17 23:16:40 +0000187#error dram not correctly defined - use CONFIG_DRAM_25MHZ or CONFIG_DRAM_50MHZ
wdenkfe8c2802002-11-03 00:38:21 +0000188#endif
189
190/* ------------------------------------------------------------------------- */
wdenk2bb11052003-07-17 23:16:40 +0000191static int _draminit (uint base, uint noMbytes, uint edo, uint delay)
wdenkfe8c2802002-11-03 00:38:21 +0000192{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000194 volatile memctl8xx_t *memctl = &immap->im_memctl;
195
196 /* init upm */
197
wdenk2bb11052003-07-17 23:16:40 +0000198 switch (delay) {
199 case 70:
200 if (edo) {
201 upmconfig (UPMA, (uint *) edo_70ns,
202 sizeof (edo_70ns) / sizeof (uint));
203 } else {
204 upmconfig (UPMA, (uint *) dram_70ns,
205 sizeof (dram_70ns) / sizeof (uint));
wdenkfe8c2802002-11-03 00:38:21 +0000206 }
207
wdenk2bb11052003-07-17 23:16:40 +0000208 break;
wdenkfe8c2802002-11-03 00:38:21 +0000209
wdenk2bb11052003-07-17 23:16:40 +0000210 case 60:
211 if (edo) {
212 upmconfig (UPMA, (uint *) edo_60ns,
213 sizeof (edo_60ns) / sizeof (uint));
214 } else {
215 upmconfig (UPMA, (uint *) dram_60ns,
216 sizeof (dram_60ns) / sizeof (uint));
wdenkfe8c2802002-11-03 00:38:21 +0000217 }
218
wdenk2bb11052003-07-17 23:16:40 +0000219 break;
wdenkfe8c2802002-11-03 00:38:21 +0000220
wdenk2bb11052003-07-17 23:16:40 +0000221 default:
222 return -1;
223 }
wdenkfe8c2802002-11-03 00:38:21 +0000224
wdenk2bb11052003-07-17 23:16:40 +0000225 memctl->memc_mptpr = 0x0400; /* divide by 16 */
wdenkfe8c2802002-11-03 00:38:21 +0000226
wdenk2bb11052003-07-17 23:16:40 +0000227 switch (noMbytes) {
228 case 4: /* 4 Mbyte uses only CS2 */
wdenk444f22b2003-12-07 21:39:28 +0000229#ifdef CONFIG_ADS
230 memctl->memc_mamr = 0xc0a21114;
231#else
wdenk2bb11052003-07-17 23:16:40 +0000232 memctl->memc_mamr = 0x13a01114; /* PTA 0x13 AMA 010 */
wdenk444f22b2003-12-07 21:39:28 +0000233#endif
wdenk2bb11052003-07-17 23:16:40 +0000234 memctl->memc_or2 = 0xffc00800; /* 4M */
235 break;
wdenkfe8c2802002-11-03 00:38:21 +0000236
wdenk2bb11052003-07-17 23:16:40 +0000237 case 8: /* 8 Mbyte uses both CS3 and CS2 */
238 memctl->memc_mamr = 0x13a01114; /* PTA 0x13 AMA 010 */
239 memctl->memc_or3 = 0xffc00800; /* 4M */
240 memctl->memc_br3 = 0x00400081 + base;
241 memctl->memc_or2 = 0xffc00800; /* 4M */
242 break;
wdenkfe8c2802002-11-03 00:38:21 +0000243
wdenk2bb11052003-07-17 23:16:40 +0000244 case 16: /* 16 Mbyte uses only CS2 */
245#ifdef CONFIG_ADS /* XXX: why PTA=0x60 only in 16M case? - NTL */
246 memctl->memc_mamr = 0x60b21114; /* PTA 0x60 AMA 011 */
wdenkfe8c2802002-11-03 00:38:21 +0000247#else
wdenk2bb11052003-07-17 23:16:40 +0000248 memctl->memc_mamr = 0x13b01114; /* PTA 0x13 AMA 011 */
wdenkfe8c2802002-11-03 00:38:21 +0000249#endif
wdenk2bb11052003-07-17 23:16:40 +0000250 memctl->memc_or2 = 0xff000800; /* 16M */
251 break;
252
253 case 32: /* 32 Mbyte uses both CS3 and CS2 */
254 memctl->memc_mamr = 0x13b01114; /* PTA 0x13 AMA 011 */
255 memctl->memc_or3 = 0xff000800; /* 16M */
256 memctl->memc_br3 = 0x01000081 + base;
257 memctl->memc_or2 = 0xff000800; /* 16M */
258 break;
259
260 default:
261 return -1;
262 }
263
264 memctl->memc_br2 = 0x81 + base; /* use upma */
wdenkfe8c2802002-11-03 00:38:21 +0000265
wdenk444f22b2003-12-07 21:39:28 +0000266 *((uint *) BCSR1) &= ~BCSR1_DRAM_EN; /* enable dram */
267
wdenk2bb11052003-07-17 23:16:40 +0000268 /* if no dimm is inserted, noMbytes is still detected as 8m, so
269 * sanity check top and bottom of memory */
270
wdenk87249ba2004-01-06 22:38:14 +0000271 /* check bytes / 2 because get_ram_size tests at base+bytes, which
wdenk2bb11052003-07-17 23:16:40 +0000272 * is not mapped */
wdenk444f22b2003-12-07 21:39:28 +0000273 if (noMbytes == 8)
wdenk87249ba2004-01-06 22:38:14 +0000274 if (get_ram_size ((long *) base, noMbytes << 19) != noMbytes << 19) {
wdenk444f22b2003-12-07 21:39:28 +0000275 *((uint *) BCSR1) |= BCSR1_DRAM_EN; /* disable dram */
276 return -1;
277 }
wdenkfe8c2802002-11-03 00:38:21 +0000278
wdenkfe8c2802002-11-03 00:38:21 +0000279 return 0;
280}
281
282/* ------------------------------------------------------------------------- */
283
wdenk2bb11052003-07-17 23:16:40 +0000284static void _dramdisable(void)
wdenkfe8c2802002-11-03 00:38:21 +0000285{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000287 volatile memctl8xx_t *memctl = &immap->im_memctl;
288
289 memctl->memc_br2 = 0x00000000;
290 memctl->memc_br3 = 0x00000000;
291
292 /* maybe we should turn off upma here or something */
293}
wdenka7556b22004-06-06 21:35:06 +0000294#endif /* !CONFIG_MPC885ADS */
wdenkfe8c2802002-11-03 00:38:21 +0000295
wdenkad276f22004-01-04 16:28:35 +0000296/* ========================================================================= */
297
298#ifdef CONFIG_FADS /* SDRAM exists on FADS and newer boards */
wdenk2bb11052003-07-17 23:16:40 +0000299
wdenkfe8c2802002-11-03 00:38:21 +0000300#if defined(CONFIG_SDRAM_100MHZ)
301
302/* ------------------------------------------------------------------------- */
303/* sdram table by Dan Malek */
304
305/* This has the stretched early timing so the 50 MHz
306 * processor can make the 100 MHz timing. This will
307 * work at all processor speeds.
308 */
309
wdenk2bb11052003-07-17 23:16:40 +0000310#ifdef SDRAM_ALT_INIT_SEQENCE
311# define SDRAM_MBMRVALUE0 0xc3802114 /* PTx=195,PTxE,AMx=0,DSx=1,A11,RLFx=1,WLFx=1,TLFx=4 */
wdenkfe8c2802002-11-03 00:38:21 +0000312#define SDRAM_MBMRVALUE1 SDRAM_MBMRVALUE0
wdenk2bb11052003-07-17 23:16:40 +0000313# define SDRAM_MCRVALUE0 0x80808111 /* run upmb cs4 loop 1 addr 0x11 MRS */
314# define SDRAM_MCRVALUE1 SDRAM_MCRVALUE0 /* ??? why not 0x80808130? */
315#else
316# define SDRAM_MxMR_PTx 195
317# define UPM_MRS_ADDR 0x11
318# define UPM_REFRESH_ADDR 0x30 /* or 0x11 if we want to be like above? */
319#endif /* !SDRAM_ALT_INIT_SEQUENCE */
wdenkfe8c2802002-11-03 00:38:21 +0000320
wdenk2bb11052003-07-17 23:16:40 +0000321static const uint sdram_table[] =
wdenkfe8c2802002-11-03 00:38:21 +0000322{
323 /* single read. (offset 0 in upm RAM) */
324 0xefebfc24, 0x1f07fc24, 0xeeaefc04, 0x11adfc04,
wdenk2bb11052003-07-17 23:16:40 +0000325 0xefbbbc00, 0x1ff77c45, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000326
327 /* burst read. (offset 8 in upm RAM) */
328 0xefebfc24, 0x1f07fc24, 0xeeaefc04, 0x10adfc04,
329 0xf0affc00, 0xf0affc00, 0xf1affc00, 0xefbbbc00,
wdenk2bb11052003-07-17 23:16:40 +0000330 0x1ff77c45,
331
332 /* precharge + MRS. (offset 11 in upm RAM) */
333 0xeffbbc04, 0x1ff77c34, 0xefeabc34,
334 0x1fb57c35, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000335
336 /* single write. (offset 18 in upm RAM) */
337 0xefebfc24, 0x1f07fc24, 0xeeaebc00, 0x01b93c04,
wdenk2bb11052003-07-17 23:16:40 +0000338 0x1ff77c45, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000339
340 /* burst write. (offset 20 in upm RAM) */
341 0xefebfc24, 0x1f07fc24, 0xeeaebc00, 0x10ad7c00,
342 0xf0affc00, 0xf0affc00, 0xe1bbbc04, 0x1ff77c45,
wdenk2bb11052003-07-17 23:16:40 +0000343 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
344 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000345
346 /* refresh. (offset 30 in upm RAM) */
347 0xeffafc84, 0x1ff5fc04, 0xfffffc04, 0xfffffc04,
wdenk2bb11052003-07-17 23:16:40 +0000348 0xfffffc84, 0xfffffc07, _NOT_USED_, _NOT_USED_,
349 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000350
351 /* exception. (offset 3c in upm RAM) */
wdenk2bb11052003-07-17 23:16:40 +0000352 0xeffffc06, 0x1ffffc07, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000353
354#elif defined(CONFIG_SDRAM_50MHZ)
355
356/* ------------------------------------------------------------------------- */
357/* sdram table stolen from the fads manual */
358/* for chip MB811171622A-100 */
359
360/* this table is for 32-50MHz operation */
wdenk2bb11052003-07-17 23:16:40 +0000361#ifdef SDRAM_ALT_INIT_SEQENCE
362# define SDRAM_MBMRVALUE0 0x80802114 /* PTx=128,PTxE,AMx=0,DSx=1,A11,RLFx=1,WLFx=1,TLFx=4 */
363# define SDRAM_MBMRVALUE1 0x80802118 /* PTx=128,PTxE,AMx=0,DSx=1,A11,RLFx=1,WLFx=1,TLFx=8 */
364# define SDRAM_MCRVALUE0 0x80808105 /* run upmb cs4 loop 1 addr 0x5 MRS */
365# define SDRAM_MCRVALUE1 0x80808130 /* run upmb cs4 loop 1 addr 0x30 REFRESH */
366# define SDRAM_MPTRVALUE 0x400
wdenkfe8c2802002-11-03 00:38:21 +0000367#define SDRAM_MARVALUE 0x88
wdenk2bb11052003-07-17 23:16:40 +0000368#else
369# define SDRAM_MxMR_PTx 128
370# define UPM_MRS_ADDR 0x5
371# define UPM_REFRESH_ADDR 0x30
372#endif /* !SDRAM_ALT_INIT_SEQUENCE */
wdenkfe8c2802002-11-03 00:38:21 +0000373
wdenk2bb11052003-07-17 23:16:40 +0000374static const uint sdram_table[] =
wdenkfe8c2802002-11-03 00:38:21 +0000375{
376 /* single read. (offset 0 in upm RAM) */
377 0x1f07fc04, 0xeeaefc04, 0x11adfc04, 0xefbbbc00,
378 0x1ff77c47,
379
wdenk2bb11052003-07-17 23:16:40 +0000380 /* precharge + MRS. (offset 5 in upm RAM) */
wdenkfe8c2802002-11-03 00:38:21 +0000381 0x1ff77c34, 0xefeabc34, 0x1fb57c35,
382
383 /* burst read. (offset 8 in upm RAM) */
384 0x1f07fc04, 0xeeaefc04, 0x10adfc04, 0xf0affc00,
385 0xf0affc00, 0xf1affc00, 0xefbbbc00, 0x1ff77c47,
wdenk2bb11052003-07-17 23:16:40 +0000386 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
387 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000388
389 /* single write. (offset 18 in upm RAM) */
390 0x1f27fc04, 0xeeaebc00, 0x01b93c04, 0x1ff77c47,
wdenk2bb11052003-07-17 23:16:40 +0000391 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000392
393 /* burst write. (offset 20 in upm RAM) */
394 0x1f07fc04, 0xeeaebc00, 0x10ad7c00, 0xf0affc00,
wdenk2bb11052003-07-17 23:16:40 +0000395 0xf0affc00, 0xe1bbbc04, 0x1ff77c47, _NOT_USED_,
396 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
397 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000398
399 /* refresh. (offset 30 in upm RAM) */
400 0x1ff5fc84, 0xfffffc04, 0xfffffc04, 0xfffffc04,
wdenk2bb11052003-07-17 23:16:40 +0000401 0xfffffc84, 0xfffffc07, _NOT_USED_, _NOT_USED_,
402 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
wdenkfe8c2802002-11-03 00:38:21 +0000403
404 /* exception. (offset 3c in upm RAM) */
wdenk2bb11052003-07-17 23:16:40 +0000405 0x7ffffc07, _NOT_USED_, _NOT_USED_, _NOT_USED_ };
wdenkfe8c2802002-11-03 00:38:21 +0000406
407/* ------------------------------------------------------------------------- */
408#else
409#error SDRAM not correctly configured
410#endif
wdenk2bb11052003-07-17 23:16:40 +0000411/* ------------------------------------------------------------------------- */
412
413/*
414 * Memory Periodic Timer Prescaler
415 */
416
417#define SDRAM_OR4VALUE 0x00000a00 /* SAM,GL5A/S=01,addr mask or'ed on later */
418#define SDRAM_BR4VALUE 0x000000c1 /* UPMB,base addr or'ed on later */
wdenkfe8c2802002-11-03 00:38:21 +0000419
wdenk2bb11052003-07-17 23:16:40 +0000420/* ------------------------------------------------------------------------- */
421#ifdef SDRAM_ALT_INIT_SEQENCE
422/* ------------------------------------------------------------------------- */
423
424static int _initsdram(uint base, uint noMbytes)
wdenkfe8c2802002-11-03 00:38:21 +0000425{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000427 volatile memctl8xx_t *memctl = &immap->im_memctl;
428
wdenkfe8c2802002-11-03 00:38:21 +0000429 upmconfig(UPMB, (uint *)sdram_table,sizeof(sdram_table)/sizeof(uint));
430
431 memctl->memc_mptpr = SDRAM_MPTPRVALUE;
432
433 /* Configure the refresh (mostly). This needs to be
434 * based upon processor clock speed and optimized to provide
435 * the highest level of performance. For multiple banks,
436 * this time has to be divided by the number of banks.
437 * Although it is not clear anywhere, it appears the
438 * refresh steps through the chip selects for this UPM
439 * on each refresh cycle.
440 * We have to be careful changing
441 * UPM registers after we ask it to run these commands.
442 */
443
wdenk2bb11052003-07-17 23:16:40 +0000444 memctl->memc_mbmr = SDRAM_MBMRVALUE0; /* TLF 4 */
wdenkfe8c2802002-11-03 00:38:21 +0000445 memctl->memc_mar = SDRAM_MARVALUE; /* MRS code */
446
447 udelay(200);
448
449 /* Now run the precharge/nop/mrs commands.
450 */
451
Wolfgang Denkaf0501a2008-10-19 02:35:50 +0200452 memctl->memc_mcr = 0x80808111; /* run umpb cs4 1 count 1, addr 0x11 ??? (50MHz) */
453 /* run umpb cs4 1 count 1, addr 0x11 precharge+MRS (100MHz) */
wdenkfe8c2802002-11-03 00:38:21 +0000454 udelay(200);
455
456 /* Run 8 refresh cycles */
457
Wolfgang Denkaf0501a2008-10-19 02:35:50 +0200458 memctl->memc_mcr = SDRAM_MCRVALUE0; /* run upmb cs4 loop 1 addr 0x5 precharge+MRS (50 MHz)*/
wdenk2bb11052003-07-17 23:16:40 +0000459 /* run upmb cs4 loop 1 addr 0x11 precharge+MRS (100MHz) */
wdenkfe8c2802002-11-03 00:38:21 +0000460
461 udelay(200);
462
Wolfgang Denkaf0501a2008-10-19 02:35:50 +0200463 memctl->memc_mbmr = SDRAM_MBMRVALUE1; /* TLF 4 (100 MHz) or TLF 8 (50MHz) */
464 memctl->memc_mcr = SDRAM_MCRVALUE1; /* run upmb cs4 loop 1 addr 0x30 refr (50 MHz) */
wdenk2bb11052003-07-17 23:16:40 +0000465 /* run upmb cs4 loop 1 addr 0x11 precharge+MRS ??? (100MHz) */
wdenkfe8c2802002-11-03 00:38:21 +0000466
467 udelay(200);
468
wdenk2bb11052003-07-17 23:16:40 +0000469 memctl->memc_mbmr = SDRAM_MBMRVALUE0; /* TLF 4 */
wdenkfe8c2802002-11-03 00:38:21 +0000470
wdenk2bb11052003-07-17 23:16:40 +0000471 memctl->memc_or4 = SDRAM_OR4VALUE | ~((noMbytes<<20)-1);
wdenkfe8c2802002-11-03 00:38:21 +0000472 memctl->memc_br4 = SDRAM_BR4VALUE | base;
473
474 return 0;
475}
476
477/* ------------------------------------------------------------------------- */
wdenk2bb11052003-07-17 23:16:40 +0000478#else /* !SDRAM_ALT_INIT_SEQUENCE */
479/* ------------------------------------------------------------------------- */
wdenkfe8c2802002-11-03 00:38:21 +0000480
wdenk2bb11052003-07-17 23:16:40 +0000481/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
482# define MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
483# define MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
484
485/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
486# define MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
487# define MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
488
489/*
490 * MxMR settings for SDRAM
491 */
492
493/* 8 column SDRAM */
494# define SDRAM_MxMR_8COL ((SDRAM_MxMR_PTx << MBMR_PTB_SHIFT) | MBMR_PTBE | \
495 MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
496 MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
497/* 9 column SDRAM */
498# define SDRAM_MxMR_9COL ((SDRAM_MxMR_PTx << MBMR_PTB_SHIFT) | MBMR_PTAE | \
499 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
500 MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
501
502static int _initsdram(uint base, uint noMbytes)
wdenkfe8c2802002-11-03 00:38:21 +0000503{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000505 volatile memctl8xx_t *memctl = &immap->im_memctl;
506
wdenk2bb11052003-07-17 23:16:40 +0000507 upmconfig(UPMB, (uint *)sdram_table,sizeof(sdram_table)/sizeof(uint));
508
509 memctl->memc_mptpr = MPTPR_2BK_4K;
510 memctl->memc_mbmr = SDRAM_MxMR_8COL & (~(MBMR_PTBE)); /* no refresh yet */
511
512 /* map CS 4 */
513 memctl->memc_or4 = SDRAM_OR4VALUE | ~((noMbytes<<20)-1);
514 memctl->memc_br4 = SDRAM_BR4VALUE | base;
515
516 /* Perform SDRAM initilization */
517# ifdef UPM_NOP_ADDR /* not currently in UPM table */
518 /* step 1: nop */
519 memctl->memc_mar = 0x00000000;
520 memctl->memc_mcr = MCR_UPM_B | MCR_OP_RUN | MCR_MB_CS4 |
521 MCR_MLCF(0) | UPM_NOP_ADDR;
522# endif
523
524 /* step 2: delay */
525 udelay(200);
526
527# ifdef UPM_PRECHARGE_ADDR /* merged with MRS in UPM table */
528 /* step 3: precharge */
529 memctl->memc_mar = 0x00000000;
530 memctl->memc_mcr = MCR_UPM_B | MCR_OP_RUN | MCR_MB_CS4 |
531 MCR_MLCF(4) | UPM_PRECHARGE_ADDR;
532# endif
533
534 /* step 4: refresh */
535 memctl->memc_mar = 0x00000000;
536 memctl->memc_mcr = MCR_UPM_B | MCR_OP_RUN | MCR_MB_CS4 |
537 MCR_MLCF(2) | UPM_REFRESH_ADDR;
538
539 /*
540 * note: for some reason, the UPM values we are using include
541 * precharge with MRS
542 */
543
544 /* step 5: mrs */
545 memctl->memc_mar = 0x00000088;
546 memctl->memc_mcr = MCR_UPM_B | MCR_OP_RUN | MCR_MB_CS4 |
547 MCR_MLCF(1) | UPM_MRS_ADDR;
548
549# ifdef UPM_NOP_ADDR
550 memctl->memc_mar = 0x00000000;
551 memctl->memc_mcr = MCR_UPM_B | MCR_OP_RUN | MCR_MB_CS4 |
552 MCR_MLCF(0) | UPM_NOP_ADDR;
553# endif
554 /*
555 * Enable refresh
556 */
557
558 memctl->memc_mbmr |= MBMR_PTBE;
559 return 0;
560}
561#endif /* !SDRAM_ALT_INIT_SEQUENCE */
562
563/* ------------------------------------------------------------------------- */
564
565static void _sdramdisable(void)
566{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200567 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
wdenk2bb11052003-07-17 23:16:40 +0000568 volatile memctl8xx_t *memctl = &immap->im_memctl;
569
wdenkfe8c2802002-11-03 00:38:21 +0000570 memctl->memc_br4 = 0x00000000;
571
572 /* maybe we should turn off upmb here or something */
573}
574
575/* ------------------------------------------------------------------------- */
576
wdenk2bb11052003-07-17 23:16:40 +0000577static int initsdram(uint base, uint *noMbytes)
wdenkfe8c2802002-11-03 00:38:21 +0000578{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579 uint m = CONFIG_SYS_SDRAM_SIZE>>20;
wdenkfe8c2802002-11-03 00:38:21 +0000580
wdenk2bb11052003-07-17 23:16:40 +0000581 /* _initsdram needs access to sdram */
wdenkfe8c2802002-11-03 00:38:21 +0000582 *((uint *)BCSR1) |= BCSR1_SDRAM_EN; /* enable sdram */
wdenkfe8c2802002-11-03 00:38:21 +0000583
584 if(!_initsdram(base, m))
585 {
wdenk2bb11052003-07-17 23:16:40 +0000586 *noMbytes += m;
wdenkfe8c2802002-11-03 00:38:21 +0000587 return 0;
588 }
589 else
590 {
591 *((uint *)BCSR1) &= ~BCSR1_SDRAM_EN; /* disable sdram */
592
593 _sdramdisable();
594
595 return -1;
596 }
597}
598
wdenk2bb11052003-07-17 23:16:40 +0000599#endif /* CONFIG_FADS */
600
wdenkad276f22004-01-04 16:28:35 +0000601/* ========================================================================= */
602
Becky Brucebd99ae72008-06-09 16:03:40 -0500603phys_size_t initdram (int board_type)
wdenkfe8c2802002-11-03 00:38:21 +0000604{
wdenk2bb11052003-07-17 23:16:40 +0000605 uint sdramsz = 0; /* size of sdram in Mbytes */
wdenk2bb11052003-07-17 23:16:40 +0000606 uint m = 0; /* size of dram in Mbytes */
wdenka7556b22004-06-06 21:35:06 +0000607#ifndef CONFIG_MPC885ADS
Wolfgang Denk986e9142011-11-04 15:55:45 +0000608 uint base = 0; /* base of dram in bytes */
wdenk2bb11052003-07-17 23:16:40 +0000609 uint k, s;
wdenkad276f22004-01-04 16:28:35 +0000610#endif
wdenkfe8c2802002-11-03 00:38:21 +0000611
wdenk2bb11052003-07-17 23:16:40 +0000612#ifdef CONFIG_FADS
613 if (!initsdram (0x00000000, &sdramsz)) {
Wolfgang Denk986e9142011-11-04 15:55:45 +0000614#ifndef CONFIG_MPC885ADS
wdenk2bb11052003-07-17 23:16:40 +0000615 base = sdramsz << 20;
Wolfgang Denk986e9142011-11-04 15:55:45 +0000616#endif
wdenk2bb11052003-07-17 23:16:40 +0000617 printf ("(%u MB SDRAM) ", sdramsz);
618 }
619#endif
wdenka7556b22004-06-06 21:35:06 +0000620#ifndef CONFIG_MPC885ADS /* No old DRAM on MPC885ADS */
wdenk2bb11052003-07-17 23:16:40 +0000621 k = (*((uint *) BCSR2) >> 23) & 0x0f;
wdenkfe8c2802002-11-03 00:38:21 +0000622
wdenk2bb11052003-07-17 23:16:40 +0000623 switch (k & 0x3) {
wdenkfe8c2802002-11-03 00:38:21 +0000624 /* "MCM36100 / MT8D132X" */
wdenk2bb11052003-07-17 23:16:40 +0000625 case 0x00:
626 m = 4;
627 break;
wdenkfe8c2802002-11-03 00:38:21 +0000628
629 /* "MCM36800 / MT16D832X" */
wdenk2bb11052003-07-17 23:16:40 +0000630 case 0x01:
631 m = 32;
632 break;
wdenkfe8c2802002-11-03 00:38:21 +0000633 /* "MCM36400 / MT8D432X" */
wdenk2bb11052003-07-17 23:16:40 +0000634 case 0x02:
635 m = 16;
636 break;
wdenkfe8c2802002-11-03 00:38:21 +0000637 /* "MCM36200 / MT16D832X ?" */
wdenk2bb11052003-07-17 23:16:40 +0000638 case 0x03:
639 m = 8;
640 break;
wdenkfe8c2802002-11-03 00:38:21 +0000641
642 }
643
wdenk2bb11052003-07-17 23:16:40 +0000644 switch (k >> 2) {
645 case 0x02:
646 k = 70;
647 break;
wdenkfe8c2802002-11-03 00:38:21 +0000648
wdenk2bb11052003-07-17 23:16:40 +0000649 case 0x03:
650 k = 60;
651 break;
wdenkfe8c2802002-11-03 00:38:21 +0000652
wdenk2bb11052003-07-17 23:16:40 +0000653 default:
654 printf ("unknown dramdelay (0x%x) - defaulting to 70 ns", k);
655 k = 70;
wdenkfe8c2802002-11-03 00:38:21 +0000656 }
657
658#ifdef CONFIG_FADS
659 /* the FADS is missing this bit, all rams treated as non-edo */
660 s = 0;
661#else
wdenk2bb11052003-07-17 23:16:40 +0000662 s = (*((uint *) BCSR2) >> 27) & 0x01;
wdenkfe8c2802002-11-03 00:38:21 +0000663#endif
664
wdenk2bb11052003-07-17 23:16:40 +0000665 if (!_draminit (base, m, s, k)) {
666 printf ("%dM %dns %sDRAM: ", m, k, s ? "EDO " : "");
667 } else {
668 _dramdisable ();
669 m = 0;
wdenkfe8c2802002-11-03 00:38:21 +0000670 }
wdenka7556b22004-06-06 21:35:06 +0000671#endif /* !CONFIG_MPC885ADS */
wdenk2bb11052003-07-17 23:16:40 +0000672 m += sdramsz; /* add sdram size to total */
673
wdenk2bb11052003-07-17 23:16:40 +0000674 return (m << 20);
wdenkfe8c2802002-11-03 00:38:21 +0000675}
676
677/* ------------------------------------------------------------------------- */
678
679int testdram (void)
680{
681 /* TODO: XXX XXX XXX */
682 printf ("test: 16 MB - ok\n");
683
684 return (0);
685}
686
wdenkad276f22004-01-04 16:28:35 +0000687/* ========================================================================= */
688
689/*
690 * Check Board Identity:
691 */
692
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200693#if defined(CONFIG_FADS) && defined(CONFIG_SYS_DAUGHTERBOARD)
wdenkad276f22004-01-04 16:28:35 +0000694static void checkdboard(void)
695{
696 /* get db type from BCSR 3 */
697 uint k = (*((uint *)BCSR3) >> 24) & 0x3f;
698
699 puts (" with db ");
700
701 switch(k) {
702 case 0x03 :
703 puts ("MPC823");
704 break;
705 case 0x20 :
706 puts ("MPC801");
707 break;
708 case 0x21 :
709 puts ("MPC850");
710 break;
711 case 0x22 :
712 puts ("MPC821, MPC860 / MPC860SAR / MPC860T");
713 break;
714 case 0x23 :
715 puts ("MPC860SAR");
716 break;
717 case 0x24 :
718 case 0x2A :
719 puts ("MPC860T");
720 break;
721 case 0x3F :
722 puts ("MPC850SAR");
723 break;
724 default : printf("0x%x", k);
725 }
726}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200727#endif /* defined(CONFIG_FADS) && defined(CONFIG_SYS_DAUGHTERBOARD) */
wdenkad276f22004-01-04 16:28:35 +0000728
729int checkboard (void)
730{
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100731#if defined(CONFIG_MPC86xADS)
732 puts ("Board: MPC86xADS\n");
733#elif defined(CONFIG_MPC885ADS)
734 puts ("Board: MPC885ADS\n");
735#else /* Only old ADS/FADS have got revision ID in BCSR3 */
wdenkad276f22004-01-04 16:28:35 +0000736 uint r = (((*((uint *) BCSR3) >> 23) & 1) << 3)
737 | (((*((uint *) BCSR3) >> 19) & 1) << 2)
738 | (((*((uint *) BCSR3) >> 16) & 3));
739
740 puts ("Board: ");
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100741#if defined(CONFIG_FADS)
wdenkad276f22004-01-04 16:28:35 +0000742 puts ("FADS");
743 checkdboard ();
744#else
745 puts ("ADS");
746#endif
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100747
wdenkad276f22004-01-04 16:28:35 +0000748 puts (" rev ");
749
750 switch (r) {
751#if defined(CONFIG_ADS)
752 case 0x00:
753 puts ("ENG - this board sucks, check the errata, not supported\n");
754 return -1;
755 case 0x01:
756 puts ("PILOT - warning, read errata \n");
757 break;
758 case 0x02:
759 puts ("A - warning, read errata \n");
760 break;
761 case 0x03:
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100762 puts ("B\n");
wdenkad276f22004-01-04 16:28:35 +0000763 break;
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100764#else /* FADS */
wdenkad276f22004-01-04 16:28:35 +0000765 case 0x00:
766 puts ("ENG\n");
767 break;
768 case 0x01:
769 puts ("PILOT\n");
770 break;
771#endif /* CONFIG_ADS */
772 default:
773 printf ("unknown (0x%x)\n", r);
774 return -1;
775 }
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100776#endif /* CONFIG_MPC86xADS */
wdenkad276f22004-01-04 16:28:35 +0000777
778 return 0;
779}
780
781/* ========================================================================= */
wdenkfe8c2802002-11-03 00:38:21 +0000782
Jon Loeliger96892a92007-07-09 18:31:28 -0500783#if defined(CONFIG_CMD_PCMCIA)
wdenkfe8c2802002-11-03 00:38:21 +0000784
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200785#ifdef CONFIG_SYS_PCMCIA_MEM_ADDR
786volatile unsigned char *pcmcia_mem = (unsigned char*)CONFIG_SYS_PCMCIA_MEM_ADDR;
wdenkfe8c2802002-11-03 00:38:21 +0000787#endif
788
789int pcmcia_init(void)
790{
791 volatile pcmconf8xx_t *pcmp;
wdenka7556b22004-06-06 21:35:06 +0000792 uint v, slota = 0, slotb = 0;
wdenkfe8c2802002-11-03 00:38:21 +0000793
794 /*
795 ** Enable the PCMCIA for a Flash card.
796 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200797 pcmp = (pcmconf8xx_t *)(&(((immap_t *)CONFIG_SYS_IMMR)->im_pcmcia));
wdenkfe8c2802002-11-03 00:38:21 +0000798
799#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200800 pcmp->pcmc_pbr0 = CONFIG_SYS_PCMCIA_MEM_ADDR;
wdenkfe8c2802002-11-03 00:38:21 +0000801 pcmp->pcmc_por0 = 0xc00ff05d;
802#endif
803
804 /* Set all slots to zero by default. */
805 pcmp->pcmc_pgcra = 0;
806 pcmp->pcmc_pgcrb = 0;
wdenka7556b22004-06-06 21:35:06 +0000807#ifdef CONFIG_PCMCIA_SLOT_A
wdenkfe8c2802002-11-03 00:38:21 +0000808 pcmp->pcmc_pgcra = 0x40;
809#endif
wdenka7556b22004-06-06 21:35:06 +0000810#ifdef CONFIG_PCMCIA_SLOT_B
wdenkfe8c2802002-11-03 00:38:21 +0000811 pcmp->pcmc_pgcrb = 0x40;
812#endif
813
814 /* enable PCMCIA buffers */
815 *((uint *)BCSR1) &= ~BCSR1_PCCEN;
816
817 /* Check if any PCMCIA card is plugged in. */
818
wdenka7556b22004-06-06 21:35:06 +0000819#ifdef CONFIG_PCMCIA_SLOT_A
wdenkfe8c2802002-11-03 00:38:21 +0000820 slota = (pcmp->pcmc_pipr & 0x18000000) == 0 ;
wdenka7556b22004-06-06 21:35:06 +0000821#endif
822#ifdef CONFIG_PCMCIA_SLOT_B
wdenkfe8c2802002-11-03 00:38:21 +0000823 slotb = (pcmp->pcmc_pipr & 0x00001800) == 0 ;
wdenka7556b22004-06-06 21:35:06 +0000824#endif
wdenkfe8c2802002-11-03 00:38:21 +0000825
wdenk2bb11052003-07-17 23:16:40 +0000826 if (!(slota || slotb)) {
wdenkfe8c2802002-11-03 00:38:21 +0000827 printf("No card present\n");
wdenkfe8c2802002-11-03 00:38:21 +0000828 pcmp->pcmc_pgcra = 0;
wdenkfe8c2802002-11-03 00:38:21 +0000829 pcmp->pcmc_pgcrb = 0;
wdenkfe8c2802002-11-03 00:38:21 +0000830 return -1;
831 }
832 else
833 printf("Card present (");
834
835 v = 0;
836
837 /* both the ADS and the FADS have a 5V keyed pcmcia connector (?)
838 **
839 ** Paolo - Yes, but i have to insert some 3.3V card in that slot on
840 ** my FADS... :-)
841 */
842
wdenk2bb11052003-07-17 23:16:40 +0000843#if defined(CONFIG_MPC86x)
844 switch ((pcmp->pcmc_pipr >> 30) & 3)
wdenkfe8c2802002-11-03 00:38:21 +0000845#elif defined(CONFIG_MPC823) || defined(CONFIG_MPC850)
wdenk2bb11052003-07-17 23:16:40 +0000846 switch ((pcmp->pcmc_pipr >> 14) & 3)
wdenkfe8c2802002-11-03 00:38:21 +0000847#endif
848 {
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100849 case 0x03 :
wdenk2bb11052003-07-17 23:16:40 +0000850 printf("5V");
851 v = 5;
852 break;
853 case 0x01 :
854 printf("5V and 3V");
wdenkfe8c2802002-11-03 00:38:21 +0000855#ifdef CONFIG_FADS
wdenk2bb11052003-07-17 23:16:40 +0000856 v = 3; /* User lower voltage if supported! */
wdenkfe8c2802002-11-03 00:38:21 +0000857#else
wdenk2bb11052003-07-17 23:16:40 +0000858 v = 5;
wdenkfe8c2802002-11-03 00:38:21 +0000859#endif
wdenk2bb11052003-07-17 23:16:40 +0000860 break;
Wolfgang Denkc26914b2006-03-12 01:55:43 +0100861 case 0x00 :
wdenk2bb11052003-07-17 23:16:40 +0000862 printf("5V, 3V and x.xV");
wdenkfe8c2802002-11-03 00:38:21 +0000863#ifdef CONFIG_FADS
wdenk2bb11052003-07-17 23:16:40 +0000864 v = 3; /* User lower voltage if supported! */
wdenkfe8c2802002-11-03 00:38:21 +0000865#else
wdenk2bb11052003-07-17 23:16:40 +0000866 v = 5;
wdenkfe8c2802002-11-03 00:38:21 +0000867#endif
wdenk2bb11052003-07-17 23:16:40 +0000868 break;
wdenkfe8c2802002-11-03 00:38:21 +0000869 }
870
wdenk2bb11052003-07-17 23:16:40 +0000871 switch (v) {
wdenkfe8c2802002-11-03 00:38:21 +0000872#ifdef CONFIG_FADS
873 case 3:
wdenk2bb11052003-07-17 23:16:40 +0000874 printf("; using 3V");
875 /*
876 ** Enable 3 volt Vcc.
877 */
878 *((uint *)BCSR1) &= ~BCSR1_PCCVCC1;
879 *((uint *)BCSR1) |= BCSR1_PCCVCC0;
880 break;
wdenkfe8c2802002-11-03 00:38:21 +0000881#endif
882 case 5:
wdenk2bb11052003-07-17 23:16:40 +0000883 printf("; using 5V");
wdenkfe8c2802002-11-03 00:38:21 +0000884#ifdef CONFIG_ADS
wdenk2bb11052003-07-17 23:16:40 +0000885 /*
886 ** Enable 5 volt Vcc.
887 */
888 *((uint *)BCSR1) &= ~BCSR1_PCCVCCON;
wdenkfe8c2802002-11-03 00:38:21 +0000889#endif
890#ifdef CONFIG_FADS
wdenk2bb11052003-07-17 23:16:40 +0000891 /*
892 ** Enable 5 volt Vcc.
893 */
894 *((uint *)BCSR1) &= ~BCSR1_PCCVCC0;
895 *((uint *)BCSR1) |= BCSR1_PCCVCC1;
wdenkfe8c2802002-11-03 00:38:21 +0000896#endif
wdenk2bb11052003-07-17 23:16:40 +0000897 break;
wdenkfe8c2802002-11-03 00:38:21 +0000898
899 default:
900 *((uint *)BCSR1) |= BCSR1_PCCEN; /* disable pcmcia */
901
902 printf("; unknown voltage");
903 return -1;
904 }
905 printf(")\n");
906 /* disable pcmcia reset after a while */
907
908 udelay(20);
909
wdenka7556b22004-06-06 21:35:06 +0000910#ifdef CONFIG_PCMCIA_SLOT_A
wdenkfe8c2802002-11-03 00:38:21 +0000911 pcmp->pcmc_pgcra = 0;
wdenka7556b22004-06-06 21:35:06 +0000912#endif
913#ifdef CONFIG_PCMCIA_SLOT_B
wdenkfe8c2802002-11-03 00:38:21 +0000914 pcmp->pcmc_pgcrb = 0;
915#endif
916
917 /* If you using a real hd you should give a short
918 * spin-up time. */
919#ifdef CONFIG_DISK_SPINUP_TIME
920 udelay(CONFIG_DISK_SPINUP_TIME);
921#endif
922
923 return 0;
924}
925
Jon Loeliger13f75992007-07-10 10:39:10 -0500926#endif
wdenkfe8c2802002-11-03 00:38:21 +0000927
wdenkad276f22004-01-04 16:28:35 +0000928/* ========================================================================= */
wdenkfe8c2802002-11-03 00:38:21 +0000929
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200930#ifdef CONFIG_SYS_PC_IDE_RESET
wdenkfe8c2802002-11-03 00:38:21 +0000931
932void ide_set_reset(int on)
933{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200934 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenkfe8c2802002-11-03 00:38:21 +0000935
936 /*
937 * Configure PC for IDE Reset Pin
938 */
939 if (on) { /* assert RESET */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200940 immr->im_ioport.iop_pcdat &= ~(CONFIG_SYS_PC_IDE_RESET);
wdenkfe8c2802002-11-03 00:38:21 +0000941 } else { /* release RESET */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200942 immr->im_ioport.iop_pcdat |= CONFIG_SYS_PC_IDE_RESET;
wdenkfe8c2802002-11-03 00:38:21 +0000943 }
944
945 /* program port pin as GPIO output */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200946 immr->im_ioport.iop_pcpar &= ~(CONFIG_SYS_PC_IDE_RESET);
947 immr->im_ioport.iop_pcso &= ~(CONFIG_SYS_PC_IDE_RESET);
948 immr->im_ioport.iop_pcdir |= CONFIG_SYS_PC_IDE_RESET;
wdenkfe8c2802002-11-03 00:38:21 +0000949}
950
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200951#endif /* CONFIG_SYS_PC_IDE_RESET */