blob: 91bc9df70a54b13ef3aff70ac42478665c49237a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00004 */
5
6#include <common.h>
Simon Glassf11478f2019-12-28 10:45:07 -07007#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <asm/io.h>
11#include <asm/u-boot.h>
12#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000013#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000014#include <asm/arch/reset_manager.h>
15#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050016#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060017#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050018#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080019#include <asm/arch/misc.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050020#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050021#include <asm/arch/sdram.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080022#include <asm/sections.h>
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +020023#include <debug_uart.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080024#include <fdtdec.h>
25#include <watchdog.h>
Simon Goldschmidt24910c32019-04-16 22:04:39 +020026#include <dm/uclass.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000027
28DECLARE_GLOBAL_DATA_PTR;
29
Marek Vasut1a7728f2015-07-09 05:36:23 +020030u32 spl_boot_device(void)
31{
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080032 const u32 bsel = readl(socfpga_get_sysmgr_addr() +
33 SYSMGR_GEN5_BOOTINFO);
Marek Vasut46193c32015-07-21 16:11:16 +020034
Ley Foon Tan9db517e2017-04-26 02:44:45 +080035 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut46193c32015-07-21 16:11:16 +020036 case 0x1: /* FPGA (HPS2FPGA Bridge) */
37 return BOOT_DEVICE_RAM;
38 case 0x2: /* NAND Flash (1.8V) */
39 case 0x3: /* NAND Flash (3.0V) */
40 return BOOT_DEVICE_NAND;
41 case 0x4: /* SD/MMC External Transceiver (1.8V) */
42 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020043 return BOOT_DEVICE_MMC1;
44 case 0x6: /* QSPI Flash (1.8V) */
45 case 0x7: /* QSPI Flash (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020046 return BOOT_DEVICE_SPI;
47 default:
48 printf("Invalid boot device (bsel=%08x)!\n", bsel);
49 hang();
50 }
Marek Vasut1029caf2015-07-10 00:04:23 +020051}
Ley Foon Tan3305ba72018-05-24 00:17:27 +080052
53#ifdef CONFIG_SPL_MMC_SUPPORT
Harald Seiler0bf7ab12020-04-15 11:33:30 +020054u32 spl_mmc_boot_mode(const u32 boot_device)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080055{
Tien Fong Chee6091dd12019-01-23 14:20:05 +080056#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080057 return MMCSD_MODE_FS;
58#else
59 return MMCSD_MODE_RAW;
60#endif
61}
62#endif
Marek Vasut1029caf2015-07-10 00:04:23 +020063
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050064void board_init_f(ulong dummy)
65{
Marek Vasut1a7728f2015-07-09 05:36:23 +020066 const struct cm_config *cm_default_cfg = cm_get_default_config();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050067 unsigned long reg;
Simon Goldschmidt17a1c612018-08-13 09:33:44 +020068 int ret;
Simon Goldschmidt24910c32019-04-16 22:04:39 +020069 struct udevice *dev;
Marek Vasut1a7728f2015-07-09 05:36:23 +020070
Ley Foon Tanfed4c952019-11-08 10:38:19 +080071 ret = spl_early_init();
72 if (ret)
73 hang();
74
75 socfpga_get_managers_addr();
76
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050077 /*
Ley Foon Tanfed4c952019-11-08 10:38:19 +080078 * Clear fake OCRAM ECC first as SBE
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050079 * and DBE might triggered during power on
80 */
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080081 reg = readl(socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050082 if (reg & SYSMGR_ECC_OCRAM_SERR)
83 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080084 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050085 if (reg & SYSMGR_ECC_OCRAM_DERR)
86 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080087 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050088
Simon Goldschmidt8e302032018-08-13 21:34:35 +020089 socfpga_sdram_remap_zero();
Marek Vasut2880c112019-02-19 01:07:21 +010090 socfpga_pl310_clear();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050091
Chin Liang See6ae44732013-12-02 12:01:39 -060092 debug("Freezing all I/O banks\n");
93 /* freeze all IO banks */
94 sys_mgr_frzctrl_freeze_req();
95
Marek Vasut8784e7e2015-07-09 05:21:02 +020096 /* Put everything into reset but L4WD0. */
97 socfpga_per_reset_all();
Simon Goldschmidtda13a0a2018-10-10 14:55:23 +020098
99 if (!socfpga_is_booting_from_fpga()) {
100 /* Put FPGA bridges into reset too. */
101 socfpga_bridges_reset(1);
102 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200103
Marek Vasut75f6b5c2015-07-09 02:51:56 +0200104 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500105 timer_init();
106
Chin Liang Seecb350602014-03-04 22:13:53 -0600107 debug("Reconfigure Clock Manager\n");
108 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800109 if (cm_basic_init(cm_default_cfg))
110 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600111
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500112 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200113 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500114
Chin Liang See63550242014-06-10 01:17:42 -0500115 /* configure the IOCSR / IO buffer settings */
116 if (scan_mgr_configure_iocsr())
117 hang();
118
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200119 sysmgr_config_warmrstcfgio(0);
120
Chin Liang See70fa4e72013-09-11 11:24:48 -0500121 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200122 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500123 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200124 sysmgr_config_warmrstcfgio(0);
125
Simon Goldschmidt635e2502019-05-13 21:16:43 +0200126 /* Set bridges handoff value */
Marek Vasut0b2502e2019-04-16 14:19:34 +0200127 socfpga_bridges_set_handoff_regs(true, true, true);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000128
Chin Liang See6ae44732013-12-02 12:01:39 -0600129 debug("Unfreezing/Thaw all I/O banks\n");
130 /* unfreeze / thaw all IO banks */
131 sys_mgr_frzctrl_thaw_req();
132
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +0200133#ifdef CONFIG_DEBUG_UART
134 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
135 debug_uart_init();
136#endif
137
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200138 ret = uclass_get_device(UCLASS_RESET, 0, &dev);
139 if (ret)
140 debug("Reset init failed: %d\n", ret);
141
Marek Vasut8b3b8902019-11-20 22:36:24 +0100142#ifdef CONFIG_SPL_NAND_DENALI
Marek Vasute2a19f42020-01-09 10:56:24 +0100143 clrbits_le32(SOCFPGA_RSTMGR_ADDRESS + RSTMGR_GEN5_PERMODRST, BIT(4));
Marek Vasut8b3b8902019-11-20 22:36:24 +0100144#endif
145
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000146 /* enable console uart printing */
147 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500148
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200149 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
150 if (ret) {
151 debug("DRAM init failed: %d\n", ret);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500152 hang();
153 }
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000154}