blob: d63db8afa057b0ada4ec66b8e4fa6f909b05786c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jimmy Zhangaef6ca52012-04-02 13:18:53 +00002/*
3 * Copyright (c) 2011 The Chromium OS Authors.
4 * (C) Copyright 2010,2011 NVIDIA Corporation <www.nvidia.com>
Jimmy Zhangaef6ca52012-04-02 13:18:53 +00005 */
6
7#include <common.h>
Simon Glass667aee92014-12-10 08:55:57 -07008#include <i2c.h>
Jimmy Zhangaef6ca52012-04-02 13:18:53 +00009#include <tps6586x.h>
10#include <asm/io.h>
Tom Warrenab371962012-09-19 15:50:56 -070011#include <asm/arch/tegra.h>
12#include <asm/arch-tegra/ap.h>
13#include <asm/arch-tegra/tegra_i2c.h>
14#include <asm/arch-tegra/sys_proto.h>
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000015
16#define VDD_CORE_NOMINAL_T25 0x17 /* 1.3v */
17#define VDD_CPU_NOMINAL_T25 0x10 /* 1.125v */
18
19#define VDD_CORE_NOMINAL_T20 0x16 /* 1.275v */
20#define VDD_CPU_NOMINAL_T20 0x0f /* 1.1v */
21
22#define VDD_RELATION 0x02 /* 50mv */
23#define VDD_TRANSITION_STEP 0x06 /* 150mv */
24#define VDD_TRANSITION_RATE 0x06 /* 3.52mv/us */
25
Simon Glass667aee92014-12-10 08:55:57 -070026#define PMI_I2C_ADDRESS 0x34 /* chip requires this address */
27
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000028int pmu_set_nominal(void)
29{
Simon Glass667aee92014-12-10 08:55:57 -070030 struct udevice *bus, *dev;
31 int core, cpu;
32 int ret;
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000033
34 /* by default, the table has been filled with T25 settings */
Tom Warren8b817112013-04-10 10:32:32 -070035 switch (tegra_get_chip_sku()) {
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000036 case TEGRA_SOC_T20:
37 core = VDD_CORE_NOMINAL_T20;
38 cpu = VDD_CPU_NOMINAL_T20;
39 break;
40 case TEGRA_SOC_T25:
41 core = VDD_CORE_NOMINAL_T25;
42 cpu = VDD_CPU_NOMINAL_T25;
43 break;
44 default:
Tom Warren8b817112013-04-10 10:32:32 -070045 debug("%s: Unknown SKU id\n", __func__);
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000046 return -1;
47 }
48
Simon Glass667aee92014-12-10 08:55:57 -070049 ret = tegra_i2c_get_dvc_bus(&bus);
50 if (ret) {
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000051 debug("%s: Cannot find DVC I2C bus\n", __func__);
Simon Glass667aee92014-12-10 08:55:57 -070052 return ret;
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000053 }
Simon Glassa2723ae2015-01-25 08:26:55 -070054 ret = i2c_get_chip(bus, PMI_I2C_ADDRESS, 1, &dev);
Simon Glass667aee92014-12-10 08:55:57 -070055 if (ret) {
56 debug("%s: Cannot find DVC I2C chip\n", __func__);
57 return ret;
58 }
59
60 tps6586x_init(dev);
Jimmy Zhangaef6ca52012-04-02 13:18:53 +000061 tps6586x_set_pwm_mode(TPS6586X_PWM_SM1);
62 return tps6586x_adjust_sm0_sm1(core, cpu, VDD_TRANSITION_STEP,
63 VDD_TRANSITION_RATE, VDD_RELATION);
64}