blob: bee74aa53d0b864eb97108a1abb98fc18bdf95cc [file] [log] [blame]
Matthias Fuchse139c0a2007-12-28 17:07:24 +01001/*
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +01002 * (C) Copyright 2007-2008
Matthias Fuchse139c0a2007-12-28 17:07:24 +01003 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
4 * Based on the sequoia configuration file.
5 *
6 * (C) Copyright 2006-2007
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2006
10 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
11 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/************************************************************************
30 * PMC440.h - configuration for esd PMC440 boards
31 ***********************************************************************/
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/*-----------------------------------------------------------------------
36 * High Level Configuration Options
37 *----------------------------------------------------------------------*/
38#define CONFIG_440EPX 1 /* Specific PPC440EPx */
39#define CONFIG_440 1 /* ... PPC440 family */
40#define CONFIG_4xx 1 /* ... PPC4xx family */
41
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020042#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0xFFF90000
44#endif
45
Matthias Fuchse139c0a2007-12-28 17:07:24 +010046#define CONFIG_SYS_CLK_FREQ 33333400
47
Matthias Fuchs333b27b2008-01-11 14:55:16 +010048#if 0 /* temporary disabled because OS/9 does not like dcache on startup */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010049#define CONFIG_4xx_DCACHE /* enable dcache */
Matthias Fuchs333b27b2008-01-11 14:55:16 +010050#endif
Matthias Fuchse139c0a2007-12-28 17:07:24 +010051
52#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +010053#define CONFIG_MISC_INIT_F 1
Matthias Fuchse139c0a2007-12-28 17:07:24 +010054#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
55#define CONFIG_BOARD_TYPES 1 /* support board types */
56/*-----------------------------------------------------------------------
57 * Base addresses -- Note these are effective addresses where the
58 * actual resources get mapped (not physical addresses)
59 *----------------------------------------------------------------------*/
Wolfgang Denk0708bc62010-10-07 21:51:12 +020060#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010062
63#define CONFIG_PRAM 0 /* use pram variable to overwrite */
64
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
66#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
67#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
Wolfgang Denk0708bc62010-10-07 21:51:12 +020068#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
70#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
71#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
72#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
73#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
74#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
75#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
76#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
77#define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
Matthias Fuchse139c0a2007-12-28 17:07:24 +010078
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_USB2D0_BASE 0xe0000100
80#define CONFIG_SYS_USB_DEVICE 0xe0000000
81#define CONFIG_SYS_USB_HOST 0xe0000400
82#define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
83#define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +010084#define CONFIG_SYS_RESET_BASE 0xef200000
Matthias Fuchse139c0a2007-12-28 17:07:24 +010085
86/*-----------------------------------------------------------------------
87 * Initial RAM & stack pointer
88 *----------------------------------------------------------------------*/
89/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020091#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020092#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020093#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Matthias Fuchse139c0a2007-12-28 17:07:24 +010094
95/*-----------------------------------------------------------------------
96 * Serial Port
97 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020098#define CONFIG_CONS_INDEX 1 /* Use UART0 */
99#define CONFIG_SYS_NS16550
100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#undef CONFIG_SYS_EXT_SERIAL_CLOCK
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100104#define CONFIG_BAUDRATE 115200
Stefan Roese3ddce572010-09-20 16:05:31 +0200105#define CONFIG_SERIAL_MULTI 1
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100108 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
109
110/*-----------------------------------------------------------------------
111 * Environment
112 *----------------------------------------------------------------------*/
113#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200114#define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100115#else
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200116#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200117#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100118#endif
119
120/*-----------------------------------------------------------------------
121 * RTC
122 *----------------------------------------------------------------------*/
123#define CONFIG_RTC_RX8025
124
125/*-----------------------------------------------------------------------
126 * FLASH related
127 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200129#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
134#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
137#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
140#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
143#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100144
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200145#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200146#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100148#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100149
150/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200151#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
152#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100153#endif
154
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200155#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200156#define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
157#define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100158#endif
159
160/*
161 * IPL (Initial Program Loader, integrated inside CPU)
162 * Will load first 4k from NAND (SPL) into cache and execute it from there.
163 *
164 * SPL (Secondary Program Loader)
165 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
166 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
167 * controller and the NAND controller so that the special U-Boot image can be
168 * loaded from NAND to SDRAM.
169 *
170 * NUB (NAND U-Boot)
171 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
172 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
173 *
174 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
175 * set up. While still running from cache, I experienced problems accessing
176 * the NAND controller. sr - 2006-08-25
177 */
Matthias Fuchsf0719012008-01-08 11:13:09 +0100178#if defined (CONFIG_NAND_U_BOOT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
180#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
181#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
182#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
183#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
184#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100185
186/*
187 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
190#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100191
192/*
193 * Now the NAND chip has to be defined (no autodetection used!)
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
196#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
197#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
198#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
199#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_NAND_ECCSIZE 256
202#define CONFIG_SYS_NAND_ECCBYTES 3
203#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
204#define CONFIG_SYS_NAND_OOBSIZE 16
205#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
206#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Matthias Fuchsf0719012008-01-08 11:13:09 +0100207#endif
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100208
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200209#ifdef CONFIG_ENV_IS_IN_NAND
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100210/*
211 * For NAND booting the environment is embedded in the U-Boot image. Please take
212 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
215#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200216#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100217#endif
218
219/*-----------------------------------------------------------------------
220 * DDR SDRAM
221 *----------------------------------------------------------------------*/
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100222#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
223#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
224#endif
Jean-Christophe PLAGNIOL-VILLARDf88438a2008-12-14 10:29:39 +0100225#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
226 /* 440EPx errata CHIP 11 */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100227
228/*-----------------------------------------------------------------------
229 * I2C
230 *----------------------------------------------------------------------*/
231#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
232#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Stefan Roese3b01e6b2010-04-01 14:37:24 +0200233#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100234#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_I2C_SLAVE 0x7F
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100236
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100237#define CONFIG_I2C_MULTI_BUS 1
238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_I2C_MULTI_EEPROMS
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
242#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
243#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
244#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
245#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_EEPROM_WREN 1
248#define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100249
250/*
251 * standard dtt sensor configuration - bottom bit will determine local or
252 * remote sensor of the TMP401
253 */
254#define CONFIG_DTT_SENSORS { 0, 1 }
255
256/*
257 * The PMC440 uses a TI TMP401 temperature sensor. This part
258 * is basically compatible to the ADM1021 that is supported
259 * by U-Boot.
260 *
261 * - i2c addr 0x4c
262 * - conversion rate 0x02 = 0.25 conversions/second
263 * - ALERT ouput disabled
264 * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
265 * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
266 */
267#define CONFIG_DTT_ADM1021
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100269
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100270#define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
271 "\\\"painit\\\" to preboot command"
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100272
273#undef CONFIG_BOOTARGS
274
275/* Setup some board specific values for the default environment variables */
276#define CONFIG_HOSTNAME pmc440
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100277#define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
278#define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100279
280#define CONFIG_EXTRA_ENV_SETTINGS \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100281 CONFIG_SYS_BOOTFILE \
282 CONFIG_SYS_ROOTPATH \
283 "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100284 "netdev=eth0\0" \
Matthias Fuchs333b27b2008-01-11 14:55:16 +0100285 "ethrotate=no\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100286 "nfsargs=setenv bootargs root=/dev/nfs rw " \
287 "nfsroot=${serverip}:${rootpath}\0" \
288 "ramargs=setenv bootargs root=/dev/ram rw\0" \
289 "addip=setenv bootargs ${bootargs} " \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100290 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
291 ":${hostname}:${netdev}:off panic=1\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100292 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100293 "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
294 "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100295 "nand_boot_fdt=run nandargs addip addtty addmisc;" \
296 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100297 "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
298 "tftp ${fdt_addr_r} ${fdt_file};" \
299 "run nfsargs addip addtty addmisc;" \
300 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
301 "kernel_addr=ffc00000\0" \
302 "kernel_addr_r=200000\0" \
303 "fpga_addr=fff00000\0" \
304 "fdt_addr=fff80000\0" \
305 "fdt_addr_r=800000\0" \
306 "fpga=fpga loadb 0 ${fpga_addr}\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100307 "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
Matthias Fuchs795b56c2010-07-26 17:17:53 +0200308 "update=protect off fff90000 ffffffff;era fff90000 ffffffff;" \
309 "cp.b 200000 fff90000 70000\0" \
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100310 ""
311
312#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
313
314#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100316
Ben Warren3a918a62008-10-27 23:50:15 -0700317#define CONFIG_PPC4xx_EMAC
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100318#define CONFIG_IBM_EMAC4_V4 1
319#define CONFIG_MII 1 /* MII PHY management */
320#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
321
322#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
323
324#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100326
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100327#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
328#define CONFIG_PHY1_ADDR 1
329#define CONFIG_RESET_PHY_R 1
330
331/* USB */
332#define CONFIG_USB_OHCI_NEW
333#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100335
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
337#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
338#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
339#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
340#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100341
342/* Comment this out to enable USB 1.1 device */
343#define USB_2_0_DEVICE
344
345/* Partitions */
346#define CONFIG_MAC_PARTITION
347#define CONFIG_DOS_PARTITION
348#define CONFIG_ISO_PARTITION
349
350#include <config_cmd_default.h>
351
352#define CONFIG_CMD_BSP
353#define CONFIG_CMD_DATE
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100354#define CONFIG_CMD_DHCP
355#define CONFIG_CMD_DTT
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100356#define CONFIG_CMD_EEPROM
357#define CONFIG_CMD_ELF
358#define CONFIG_CMD_FAT
359#define CONFIG_CMD_I2C
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100360#define CONFIG_CMD_MII
361#define CONFIG_CMD_NAND
362#define CONFIG_CMD_NET
363#define CONFIG_CMD_NFS
364#define CONFIG_CMD_PCI
365#define CONFIG_CMD_PING
366#define CONFIG_CMD_USB
367#define CONFIG_CMD_REGINFO
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100368
369/* POST support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
371 CONFIG_SYS_POST_CPU | \
372 CONFIG_SYS_POST_UART | \
373 CONFIG_SYS_POST_I2C | \
374 CONFIG_SYS_POST_CACHE | \
375 CONFIG_SYS_POST_FPU | \
376 CONFIG_SYS_POST_ETHER | \
377 CONFIG_SYS_POST_SPR)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100378
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100379#define CONFIG_LOGBUFFER
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100380#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100381
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100383
384#define CONFIG_SUPPORT_VFAT
385
386/*-----------------------------------------------------------------------
387 * Miscellaneous configurable options
388 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_LONGHELP /* undef to save memory */
390#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesee2a1242f2008-01-17 07:50:17 +0100391#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100393#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100395#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
397#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
398#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100399
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
401#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100402
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
404#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100405
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100407
408#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
409#define CONFIG_LOOPW 1 /* enable loopw command */
410#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
411#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
412#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
413
414#define CONFIG_AUTOBOOT_KEYED 1
Wolfgang Denkdd5463b2008-07-16 16:38:59 +0200415#define CONFIG_AUTOBOOT_PROMPT \
416 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100417#undef CONFIG_AUTOBOOT_DELAY_STR
418#define CONFIG_AUTOBOOT_STOP_STR " "
419
420/*-----------------------------------------------------------------------
421 * PCI stuff
422 *----------------------------------------------------------------------*/
423/* General PCI */
424#define CONFIG_PCI /* include pci support */
425#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100427#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100429
430/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_PCI_TARGET_INIT
432#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese5d8033e2009-11-12 16:41:09 +0100433#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100434
435/* PCI identification */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
437#define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
438#define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
Stefan Roese8e538be2009-11-12 12:00:49 +0100439/* for weak __pci_target_init() */
440#define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
442#define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100443
444/*
445 * For booting Linux, the board info and command line data
446 * have to be in the first 8 MB of memory, since this is
447 * the maximum mapped by the Linux kernel during initialization.
448 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200449#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100450
451/*-----------------------------------------------------------------------
452 * FPGA stuff
453 *----------------------------------------------------------------------*/
454#define CONFIG_FPGA
455#define CONFIG_FPGA_XILINX
456#define CONFIG_FPGA_SPARTAN2
457#define CONFIG_FPGA_SPARTAN3
458
459#define CONFIG_FPGA_COUNT 2
460/*-----------------------------------------------------------------------
461 * External Bus Controller (EBC) Setup
462 *----------------------------------------------------------------------*/
463
464/*
465 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
466 */
467#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100469
470/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_EBC_PB0AP 0x03017200
472#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100473
474/* Memory Bank 2 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200475#define CONFIG_SYS_EBC_PB2AP 0x018003c0
476#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100477#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100479/* Memory Bank 2 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_EBC_PB2AP 0x03017200
481#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100482
483/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200484#define CONFIG_SYS_EBC_PB0AP 0x018003c0
485#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100486#endif
487
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100488/* Memory Bank 1 (RESET) initialization */
Wolfgang Denk55334c72008-12-16 01:02:17 +0100489#define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
Jean-Christophe PLAGNIOL-VILLARDf88438a2008-12-14 10:29:39 +0100490#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100491
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100492/* Memory Bank 4 (FPGA / 32Bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200493#define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
494#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100495
496/* Memory Bank 5 (FPGA / 16Bit) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200497#define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
498#define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100499
500/*-----------------------------------------------------------------------
501 * NAND FLASH
502 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200503#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
505#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
506#define CONFIG_SYS_NAND_QUIET_TEST 1
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100507
Stefan Roesee2a1242f2008-01-17 07:50:17 +0100508#if defined(CONFIG_CMD_KGDB)
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100509#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
510#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
511#endif
512
513/* pass open firmware flat tree */
514#define CONFIG_OF_LIBFDT 1
515#define CONFIG_OF_BOARD_SETUP 1
516
Matthias Fuchsb8b5bb72008-10-28 13:36:58 +0100517#define CONFIG_API 1
518
Matthias Fuchse139c0a2007-12-28 17:07:24 +0100519#endif /* __CONFIG_H */