blob: b562308db8bfc3c0091ed294a91029b6216d1153 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Yusuke Godacf236022008-03-11 12:55:12 +09002/*
3 * Configuation settings for the Renesas R7780MP board
4 *
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +09005 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
Yusuke Godacf236022008-03-11 12:55:12 +09006 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
Yusuke Godacf236022008-03-11 12:55:12 +09007 */
8
9#ifndef __R7780RP_H
10#define __R7780RP_H
11
Yusuke Godacf236022008-03-11 12:55:12 +090012#define CONFIG_CPU_SH7780 1
13#define CONFIG_R7780MP 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020014#define CONFIG_SYS_R7780MP_OLD_FLASH 1
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090015#define __LITTLE_ENDIAN__ 1
Yusuke Godacf236022008-03-11 12:55:12 +090016
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020017#define CONFIG_DISPLAY_BOARDINFO
18
Yusuke Godacf236022008-03-11 12:55:12 +090019#define CONFIG_CONS_SCIF0 1
20
Yusuke Godacf236022008-03-11 12:55:12 +090021#define CONFIG_ENV_OVERWRITE 1
22
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_SDRAM_BASE (0x08000000)
24#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090025
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_PBSIZE 256
Yusuke Godacf236022008-03-11 12:55:12 +090027
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +020029#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
Yusuke Godacf236022008-03-11 12:55:12 +090030
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090031/* Flash board support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_FLASH_BASE (0xA0000000)
33#ifdef CONFIG_SYS_R7780MP_OLD_FLASH
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090034/* NOR Flash (S29PL127J60TFI130) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
36# define CONFIG_SYS_MAX_FLASH_BANKS (2)
37# define CONFIG_SYS_MAX_FLASH_SECT 270
38# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
39 CONFIG_SYS_FLASH_BASE + 0x100000,\
40 CONFIG_SYS_FLASH_BASE + 0x400000,\
41 CONFIG_SYS_FLASH_BASE + 0x700000, }
42#else /* CONFIG_SYS_R7780MP_OLD_FLASH */
Nobuhiro Iwamatsu3ac02122008-06-17 16:28:01 +090043/* NOR Flash (Spantion S29GL256P) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044# define CONFIG_SYS_MAX_FLASH_BANKS (1)
45# define CONFIG_SYS_MAX_FLASH_SECT 256
46# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
47#endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
Yusuke Godacf236022008-03-11 12:55:12 +090048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090050/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
52#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090053/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
Yusuke Godacf236022008-03-11 12:55:12 +090055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
57#define CONFIG_SYS_RX_ETH_BUFFER (8)
Yusuke Godacf236022008-03-11 12:55:12 +090058
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
60#undef CONFIG_SYS_FLASH_QUIET_TEST
Yusuke Godacf236022008-03-11 12:55:12 +090061/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_FLASH_EMPTY_INFO
Yusuke Godacf236022008-03-11 12:55:12 +090063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
65#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yusuke Godacf236022008-03-11 12:55:12 +090066
67/* Board Clock */
68#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090069#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Yusuke Godacf236022008-03-11 12:55:12 +090070
71/* PCI Controller */
72#if defined(CONFIG_CMD_PCI)
Yusuke Godacf236022008-03-11 12:55:12 +090073#define CONFIG_SH4_PCI
Nobuhiro Iwamatsu5aa5d672008-03-24 02:11:26 +090074#define CONFIG_SH7780_PCI
Yoshihiro Shimoda30e055b2009-02-25 14:26:42 +090075#define CONFIG_SH7780_PCI_LSR 0x07f00001
76#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
77#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yusuke Godacf236022008-03-11 12:55:12 +090078#define CONFIG_PCI_SCAN_SHOW 1
Yusuke Godacf236022008-03-11 12:55:12 +090079#define __mem_pci
80
81#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
82#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
83#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
84
85#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
86#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
87#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
Nobuhiro Iwamatsu41773f52009-07-08 11:42:19 +090088#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
89#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
90#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
Yusuke Godacf236022008-03-11 12:55:12 +090091#endif /* CONFIG_CMD_PCI */
92
93#if defined(CONFIG_CMD_NET)
Marcel Ziswilere7422af2009-09-09 21:09:00 +020094/* AX88796L Support(NE2000 base chip) */
Yusuke Godacf236022008-03-11 12:55:12 +090095#define CONFIG_DRIVER_AX88796L
96#define CONFIG_DRIVER_NE2000_BASE 0xA4100000
97#endif
98
99/* Compact flash Support */
Simon Glassb569a012017-05-17 03:25:30 -0600100#if defined(CONFIG_IDE)
Yusuke Godacf236022008-03-11 12:55:12 +0900101#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_PIO_MODE 1
103#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
104#define CONFIG_SYS_IDE_MAXDEVICE 1
105#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
106#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
107#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
108#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
109#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaud036c6b42010-08-08 05:17:05 +0530110#define CONFIG_IDE_SWAP_IO
Simon Glassb569a012017-05-17 03:25:30 -0600111#endif /* CONFIG_IDE */
Yusuke Godacf236022008-03-11 12:55:12 +0900112
113#endif /* __R7780RP_H */