blob: 78ef8acacc77925651b17c08a736afe6085baa85 [file] [log] [blame]
Marek Vasut27165962018-04-21 18:57:28 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * drivers/i2c/rcar_i2c.c
4 *
5 * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Clock configuration based on Linux i2c-rcar.c:
8 * Copyright (C) 2014-15 Wolfram Sang <wsa@sang-engineering.com>
9 * Copyright (C) 2011-2015 Renesas Electronics Corporation
10 * Copyright (C) 2012-14 Renesas Solutions Corp.
11 * Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
12 */
13
14#include <common.h>
15#include <clk.h>
16#include <dm.h>
17#include <i2c.h>
18#include <asm/io.h>
19#include <wait_bit.h>
20
Ismael Luceno Cortesaf996752019-03-07 18:00:51 +000021#define RCAR_I2C_ICSCR 0x00 /* slave ctrl */
22#define RCAR_I2C_ICMCR 0x04 /* master ctrl */
23#define RCAR_I2C_ICMCR_MDBS BIT(7) /* non-fifo mode switch */
24#define RCAR_I2C_ICMCR_FSCL BIT(6) /* override SCL pin */
25#define RCAR_I2C_ICMCR_FSDA BIT(5) /* override SDA pin */
26#define RCAR_I2C_ICMCR_OBPC BIT(4) /* override pins */
27#define RCAR_I2C_ICMCR_MIE BIT(3) /* master if enable */
Marek Vasut27165962018-04-21 18:57:28 +020028#define RCAR_I2C_ICMCR_TSBE BIT(2)
Ismael Luceno Cortesaf996752019-03-07 18:00:51 +000029#define RCAR_I2C_ICMCR_FSB BIT(1) /* force stop bit */
30#define RCAR_I2C_ICMCR_ESG BIT(0) /* enable start bit gen */
31#define RCAR_I2C_ICSSR 0x08 /* slave status */
32#define RCAR_I2C_ICMSR 0x0c /* master status */
Marek Vasut27165962018-04-21 18:57:28 +020033#define RCAR_I2C_ICMSR_MASK 0x7f
Ismael Luceno Cortesaf996752019-03-07 18:00:51 +000034#define RCAR_I2C_ICMSR_MNR BIT(6) /* Nack */
35#define RCAR_I2C_ICMSR_MAL BIT(5) /* Arbitration lost */
36#define RCAR_I2C_ICMSR_MST BIT(4) /* Stop */
Marek Vasut27165962018-04-21 18:57:28 +020037#define RCAR_I2C_ICMSR_MDE BIT(3)
38#define RCAR_I2C_ICMSR_MDT BIT(2)
39#define RCAR_I2C_ICMSR_MDR BIT(1)
40#define RCAR_I2C_ICMSR_MAT BIT(0)
Ismael Luceno Cortesaf996752019-03-07 18:00:51 +000041#define RCAR_I2C_ICSIER 0x10 /* slave irq enable */
42#define RCAR_I2C_ICMIER 0x14 /* master irq enable */
43#define RCAR_I2C_ICCCR 0x18 /* clock dividers */
Marek Vasut27165962018-04-21 18:57:28 +020044#define RCAR_I2C_ICCCR_SCGD_OFF 3
Ismael Luceno Cortesaf996752019-03-07 18:00:51 +000045#define RCAR_I2C_ICSAR 0x1c /* slave address */
46#define RCAR_I2C_ICMAR 0x20 /* master address */
47#define RCAR_I2C_ICRXD_ICTXD 0x24 /* data port */
48/*
49 * First Bit Setup Cycle (Gen3).
50 * Defines 1st bit delay between SDA and SCL.
51 */
Marek Vasut55e57802019-03-02 17:17:11 +010052#define RCAR_I2C_ICFBSCR 0x38
Ismael Luceno Cortesaf996752019-03-07 18:00:51 +000053#define RCAR_I2C_ICFBSCR_TCYC17 0x0f /* 17*Tcyc */
54
Marek Vasut55e57802019-03-02 17:17:11 +010055
56enum rcar_i2c_type {
57 RCAR_I2C_TYPE_GEN2,
58 RCAR_I2C_TYPE_GEN3,
59};
Marek Vasut27165962018-04-21 18:57:28 +020060
61struct rcar_i2c_priv {
62 void __iomem *base;
63 struct clk clk;
64 u32 intdelay;
65 u32 icccr;
Marek Vasut55e57802019-03-02 17:17:11 +010066 enum rcar_i2c_type type;
Marek Vasut27165962018-04-21 18:57:28 +020067};
68
69static int rcar_i2c_finish(struct udevice *dev)
70{
71 struct rcar_i2c_priv *priv = dev_get_priv(dev);
72 int ret;
73
74 ret = wait_for_bit_le32(priv->base + RCAR_I2C_ICMSR, RCAR_I2C_ICMSR_MST,
75 true, 10, true);
76
77 writel(0, priv->base + RCAR_I2C_ICSSR);
78 writel(0, priv->base + RCAR_I2C_ICMSR);
79 writel(0, priv->base + RCAR_I2C_ICMCR);
80
81 return ret;
82}
83
84static void rcar_i2c_recover(struct udevice *dev)
85{
86 struct rcar_i2c_priv *priv = dev_get_priv(dev);
87 u32 mcr = RCAR_I2C_ICMCR_MDBS | RCAR_I2C_ICMCR_OBPC;
88 u32 mcra = mcr | RCAR_I2C_ICMCR_FSDA;
89 int i;
90
91 /* Send 9 SCL pulses */
92 for (i = 0; i < 9; i++) {
93 writel(mcra | RCAR_I2C_ICMCR_FSCL, priv->base + RCAR_I2C_ICMCR);
94 udelay(5);
95 writel(mcra, priv->base + RCAR_I2C_ICMCR);
96 udelay(5);
97 }
98
99 /* Send stop condition */
100 udelay(5);
101 writel(mcra, priv->base + RCAR_I2C_ICMCR);
102 udelay(5);
103 writel(mcr, priv->base + RCAR_I2C_ICMCR);
104 udelay(5);
105 writel(mcr | RCAR_I2C_ICMCR_FSCL, priv->base + RCAR_I2C_ICMCR);
106 udelay(5);
107 writel(mcra | RCAR_I2C_ICMCR_FSCL, priv->base + RCAR_I2C_ICMCR);
108 udelay(5);
109}
110
111static int rcar_i2c_set_addr(struct udevice *dev, u8 chip, u8 read)
112{
113 struct rcar_i2c_priv *priv = dev_get_priv(dev);
114 u32 mask = RCAR_I2C_ICMSR_MAT |
115 (read ? RCAR_I2C_ICMSR_MDR : RCAR_I2C_ICMSR_MDE);
116 u32 val;
117 int ret;
118
119 writel(0, priv->base + RCAR_I2C_ICMIER);
120 writel(RCAR_I2C_ICMCR_MDBS, priv->base + RCAR_I2C_ICMCR);
121 writel(0, priv->base + RCAR_I2C_ICMSR);
122 writel(priv->icccr, priv->base + RCAR_I2C_ICCCR);
123
Ismael Luceno Cortes4bace812019-03-07 18:00:49 +0000124 /* Wait for the bus */
Marek Vasut27165962018-04-21 18:57:28 +0200125 ret = wait_for_bit_le32(priv->base + RCAR_I2C_ICMCR,
126 RCAR_I2C_ICMCR_FSDA, false, 2, true);
127 if (ret) {
128 rcar_i2c_recover(dev);
129 val = readl(priv->base + RCAR_I2C_ICMSR);
130 if (val & RCAR_I2C_ICMCR_FSDA) {
131 dev_err(dev, "Bus busy, aborting\n");
132 return ret;
133 }
134 }
135
136 writel((chip << 1) | read, priv->base + RCAR_I2C_ICMAR);
Ismael Luceno Cortes3be2ea62019-03-07 18:00:52 +0000137 /* Reset */
Marek Vasut27165962018-04-21 18:57:28 +0200138 writel(RCAR_I2C_ICMCR_MDBS | RCAR_I2C_ICMCR_MIE | RCAR_I2C_ICMCR_ESG,
139 priv->base + RCAR_I2C_ICMCR);
Ismael Luceno Cortes3be2ea62019-03-07 18:00:52 +0000140 /* Clear Status */
141 writel(0, priv->base + RCAR_I2C_ICMSR);
Marek Vasut27165962018-04-21 18:57:28 +0200142
143 ret = wait_for_bit_le32(priv->base + RCAR_I2C_ICMSR, mask,
144 true, 100, true);
145 if (ret)
146 return ret;
147
148 /* Check NAK */
149 if (readl(priv->base + RCAR_I2C_ICMSR) & RCAR_I2C_ICMSR_MNR)
150 return -EREMOTEIO;
151
152 return 0;
153}
154
155static int rcar_i2c_read_common(struct udevice *dev, struct i2c_msg *msg)
156{
157 struct rcar_i2c_priv *priv = dev_get_priv(dev);
158 u32 icmcr = RCAR_I2C_ICMCR_MDBS | RCAR_I2C_ICMCR_MIE;
159 int i, ret = -EREMOTEIO;
160
Marek Vasut27165962018-04-21 18:57:28 +0200161 for (i = 0; i < msg->len; i++) {
162 if (msg->len - 1 == i)
163 icmcr |= RCAR_I2C_ICMCR_FSB;
164
165 writel(icmcr, priv->base + RCAR_I2C_ICMCR);
Marek Vasut55e57802019-03-02 17:17:11 +0100166 writel((u32)~RCAR_I2C_ICMSR_MDR, priv->base + RCAR_I2C_ICMSR);
Marek Vasut27165962018-04-21 18:57:28 +0200167
168 ret = wait_for_bit_le32(priv->base + RCAR_I2C_ICMSR,
169 RCAR_I2C_ICMSR_MDR, true, 100, true);
170 if (ret)
171 return ret;
172
173 msg->buf[i] = readl(priv->base + RCAR_I2C_ICRXD_ICTXD) & 0xff;
174 }
175
Marek Vasut55e57802019-03-02 17:17:11 +0100176 writel((u32)~RCAR_I2C_ICMSR_MDR, priv->base + RCAR_I2C_ICMSR);
Marek Vasut27165962018-04-21 18:57:28 +0200177
178 return rcar_i2c_finish(dev);
179}
180
181static int rcar_i2c_write_common(struct udevice *dev, struct i2c_msg *msg)
182{
183 struct rcar_i2c_priv *priv = dev_get_priv(dev);
184 u32 icmcr = RCAR_I2C_ICMCR_MDBS | RCAR_I2C_ICMCR_MIE;
185 int i, ret = -EREMOTEIO;
186
Marek Vasut27165962018-04-21 18:57:28 +0200187 for (i = 0; i < msg->len; i++) {
188 writel(msg->buf[i], priv->base + RCAR_I2C_ICRXD_ICTXD);
189 writel(icmcr, priv->base + RCAR_I2C_ICMCR);
Marek Vasut55e57802019-03-02 17:17:11 +0100190 writel((u32)~RCAR_I2C_ICMSR_MDE, priv->base + RCAR_I2C_ICMSR);
Marek Vasut27165962018-04-21 18:57:28 +0200191
192 ret = wait_for_bit_le32(priv->base + RCAR_I2C_ICMSR,
193 RCAR_I2C_ICMSR_MDE, true, 100, true);
194 if (ret)
195 return ret;
196 }
197
Marek Vasut55e57802019-03-02 17:17:11 +0100198 writel((u32)~RCAR_I2C_ICMSR_MDE, priv->base + RCAR_I2C_ICMSR);
Marek Vasut27165962018-04-21 18:57:28 +0200199 icmcr |= RCAR_I2C_ICMCR_FSB;
200 writel(icmcr, priv->base + RCAR_I2C_ICMCR);
201
202 return rcar_i2c_finish(dev);
203}
204
205static int rcar_i2c_xfer(struct udevice *dev, struct i2c_msg *msg, int nmsgs)
206{
207 int ret;
208
209 for (; nmsgs > 0; nmsgs--, msg++) {
Ismael Luceno Cortesac14ca52019-03-07 18:00:54 +0000210 ret = rcar_i2c_set_addr(dev, msg->addr, 1);
211 if (ret)
212 return ret;
213
Marek Vasut27165962018-04-21 18:57:28 +0200214 if (msg->flags & I2C_M_RD)
215 ret = rcar_i2c_read_common(dev, msg);
216 else
217 ret = rcar_i2c_write_common(dev, msg);
218
219 if (ret)
Ismael Luceno Cortes274ae402019-03-07 18:00:53 +0000220 return ret;
Marek Vasut27165962018-04-21 18:57:28 +0200221 }
222
Ismael Luceno Cortesac14ca52019-03-07 18:00:54 +0000223 return 0;
Marek Vasut27165962018-04-21 18:57:28 +0200224}
225
226static int rcar_i2c_probe_chip(struct udevice *dev, uint addr, uint flags)
227{
228 struct rcar_i2c_priv *priv = dev_get_priv(dev);
229 int ret;
230
231 /* Ignore address 0, slave address */
232 if (addr == 0)
233 return -EINVAL;
234
235 ret = rcar_i2c_set_addr(dev, addr, 1);
236 writel(0, priv->base + RCAR_I2C_ICMSR);
237 return ret;
238}
239
240static int rcar_i2c_set_speed(struct udevice *dev, uint bus_freq_hz)
241{
242 struct rcar_i2c_priv *priv = dev_get_priv(dev);
243 u32 scgd, cdf, round, ick, sum, scl;
244 unsigned long rate;
245
246 /*
247 * calculate SCL clock
248 * see
249 * ICCCR
250 *
251 * ick = clkp / (1 + CDF)
252 * SCL = ick / (20 + SCGD * 8 + F[(ticf + tr + intd) * ick])
253 *
254 * ick : I2C internal clock < 20 MHz
255 * ticf : I2C SCL falling time
256 * tr : I2C SCL rising time
257 * intd : LSI internal delay
258 * clkp : peripheral_clk
259 * F[] : integer up-valuation
260 */
261 rate = clk_get_rate(&priv->clk);
262 cdf = rate / 20000000;
263 if (cdf >= 8) {
264 dev_err(dev, "Input clock %lu too high\n", rate);
265 return -EIO;
266 }
267 ick = rate / (cdf + 1);
268
269 /*
270 * it is impossible to calculate large scale
271 * number on u32. separate it
272 *
273 * F[(ticf + tr + intd) * ick] with sum = (ticf + tr + intd)
274 * = F[sum * ick / 1000000000]
275 * = F[(ick / 1000000) * sum / 1000]
276 */
277 sum = 35 + 200 + priv->intdelay;
278 round = (ick + 500000) / 1000000 * sum;
279 round = (round + 500) / 1000;
280
281 /*
282 * SCL = ick / (20 + SCGD * 8 + F[(ticf + tr + intd) * ick])
283 *
284 * Calculation result (= SCL) should be less than
285 * bus_speed for hardware safety
286 *
287 * We could use something along the lines of
288 * div = ick / (bus_speed + 1) + 1;
289 * scgd = (div - 20 - round + 7) / 8;
290 * scl = ick / (20 + (scgd * 8) + round);
291 * (not fully verified) but that would get pretty involved
292 */
293 for (scgd = 0; scgd < 0x40; scgd++) {
294 scl = ick / (20 + (scgd * 8) + round);
295 if (scl <= bus_freq_hz)
296 goto scgd_find;
297 }
298 dev_err(dev, "it is impossible to calculate best SCL\n");
299 return -EIO;
300
301scgd_find:
302 dev_dbg(dev, "clk %d/%d(%lu), round %u, CDF:0x%x, SCGD: 0x%x\n",
303 scl, bus_freq_hz, clk_get_rate(&priv->clk), round, cdf, scgd);
304
305 priv->icccr = (scgd << RCAR_I2C_ICCCR_SCGD_OFF) | cdf;
306 writel(priv->icccr, priv->base + RCAR_I2C_ICCCR);
307
Ismael Luceno Cortes4bace812019-03-07 18:00:49 +0000308 if (priv->type == RCAR_I2C_TYPE_GEN3) {
309 /* Set SCL/SDA delay */
310 writel(RCAR_I2C_ICFBSCR_TCYC17, priv->base + RCAR_I2C_ICFBSCR);
311 }
312
Marek Vasut27165962018-04-21 18:57:28 +0200313 return 0;
314}
315
316static int rcar_i2c_probe(struct udevice *dev)
317{
318 struct rcar_i2c_priv *priv = dev_get_priv(dev);
319 int ret;
320
321 priv->base = dev_read_addr_ptr(dev);
322 priv->intdelay = dev_read_u32_default(dev,
323 "i2c-scl-internal-delay-ns", 5);
Marek Vasut55e57802019-03-02 17:17:11 +0100324 priv->type = dev_get_driver_data(dev);
Marek Vasut27165962018-04-21 18:57:28 +0200325
326 ret = clk_get_by_index(dev, 0, &priv->clk);
327 if (ret)
328 return ret;
329
330 ret = clk_enable(&priv->clk);
331 if (ret)
332 return ret;
333
334 /* reset slave mode */
335 writel(0, priv->base + RCAR_I2C_ICSIER);
336 writel(0, priv->base + RCAR_I2C_ICSAR);
337 writel(0, priv->base + RCAR_I2C_ICSCR);
338 writel(0, priv->base + RCAR_I2C_ICSSR);
339
340 /* reset master mode */
341 writel(0, priv->base + RCAR_I2C_ICMIER);
342 writel(0, priv->base + RCAR_I2C_ICMCR);
343 writel(0, priv->base + RCAR_I2C_ICMSR);
344 writel(0, priv->base + RCAR_I2C_ICMAR);
345
346 ret = rcar_i2c_set_speed(dev, 100000);
347 if (ret)
348 clk_disable(&priv->clk);
349
350 return ret;
351}
352
353static const struct dm_i2c_ops rcar_i2c_ops = {
354 .xfer = rcar_i2c_xfer,
355 .probe_chip = rcar_i2c_probe_chip,
356 .set_bus_speed = rcar_i2c_set_speed,
357};
358
359static const struct udevice_id rcar_i2c_ids[] = {
Marek Vasut55e57802019-03-02 17:17:11 +0100360 { .compatible = "renesas,rcar-gen2-i2c", .data = RCAR_I2C_TYPE_GEN2 },
361 { .compatible = "renesas,rcar-gen3-i2c", .data = RCAR_I2C_TYPE_GEN3 },
Marek Vasut27165962018-04-21 18:57:28 +0200362 { }
363};
364
365U_BOOT_DRIVER(i2c_rcar) = {
366 .name = "i2c_rcar",
367 .id = UCLASS_I2C,
368 .of_match = rcar_i2c_ids,
369 .probe = rcar_i2c_probe,
370 .priv_auto_alloc_size = sizeof(struct rcar_i2c_priv),
371 .ops = &rcar_i2c_ops,
372};