blob: 6babc0ebce3e686c2946f62b36d085faf988efdf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#include <common.h>
Simon Glassed38aef2020-05-10 11:40:03 -06008#include <command.h>
Simon Glass370382c2019-11-14 12:57:35 -07009#include <cpu_func.h>
Michal Simek09a7d7d2020-01-07 09:02:52 +010010#include <debug_uart.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060011#include <env.h>
Michal Simek8d4a8d42020-07-30 13:37:49 +020012#include <env_internal.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
Michal Simekd54b1af2015-09-30 17:26:55 +020016#include <sata.h>
Michal Simekb216cc12015-07-23 13:27:40 +020017#include <ahci.h>
18#include <scsi.h>
Michal Simekecfb6dc2016-04-22 14:28:54 +020019#include <malloc.h>
Michal Simekbf0f9ca2018-04-19 15:43:38 +020020#include <wdt.h>
Michal Simekc23d3f82015-11-05 08:34:35 +010021#include <asm/arch/clk.h>
Michal Simek04b7e622015-01-15 10:01:51 +010022#include <asm/arch/hardware.h>
23#include <asm/arch/sys_proto.h>
Michal Simekf2f08642018-01-10 09:36:09 +010024#include <asm/arch/psu_init_gpl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060025#include <asm/cache.h>
Michal Simek04b7e622015-01-15 10:01:51 +010026#include <asm/io.h>
Simon Glass6b9f0102020-05-10 11:40:06 -060027#include <asm/ptrace.h>
Michal Simekf183a982018-04-25 11:20:43 +020028#include <dm/device.h>
Michal Simekbf0f9ca2018-04-19 15:43:38 +020029#include <dm/uclass.h>
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053030#include <usb.h>
31#include <dwc3-uboot.h>
Michal Simek8111aff2016-02-01 15:05:58 +010032#include <zynqmppl.h>
Ibai Erkiagac8a3efa2019-09-27 11:37:01 +010033#include <zynqmp_firmware.h>
Michal Simek76d0a772016-09-01 11:16:40 +020034#include <g_dnl.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060035#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060036#include <linux/delay.h>
37#include <linux/sizes.h>
Michal Simek705d44a2020-03-31 12:39:37 +020038#include "../common/board.h"
Michal Simek04b7e622015-01-15 10:01:51 +010039
Luca Ceresoli23e65002019-05-21 18:06:43 +020040#include "pm_cfg_obj.h"
41
Ibai Erkiaga4f736182020-08-04 23:17:31 +010042#define ZYNQMP_VERSION_SIZE 7
Michal Simekc702a742020-10-21 12:23:17 +020043#define EFUSE_VCU_DIS_MASK 0x100
44#define EFUSE_VCU_DIS_SHIFT 8
45#define EFUSE_GPU_DIS_MASK 0x20
46#define EFUSE_GPU_DIS_SHIFT 5
47#define IDCODE2_PL_INIT_MASK 0x200
48#define IDCODE2_PL_INIT_SHIFT 9
Ibai Erkiaga4f736182020-08-04 23:17:31 +010049
Michal Simek04b7e622015-01-15 10:01:51 +010050DECLARE_GLOBAL_DATA_PTR;
51
Michal Simek1aab1142020-09-09 14:41:56 +020052#if CONFIG_IS_ENABLED(FPGA) && defined(CONFIG_FPGA_ZYNQMPPL)
Michal Simek8111aff2016-02-01 15:05:58 +010053static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
54
Ibai Erkiaga4f736182020-08-04 23:17:31 +010055enum {
56 ZYNQMP_VARIANT_EG = BIT(0U),
57 ZYNQMP_VARIANT_EV = BIT(1U),
58 ZYNQMP_VARIANT_CG = BIT(2U),
59 ZYNQMP_VARIANT_DR = BIT(3U),
60};
61
Michal Simek8111aff2016-02-01 15:05:58 +010062static const struct {
Michal Simek6908b862017-11-06 12:55:59 +010063 u32 id;
Ibai Erkiaga4f736182020-08-04 23:17:31 +010064 u8 device;
65 u8 variants;
Michal Simek8111aff2016-02-01 15:05:58 +010066} zynqmp_devices[] = {
67 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +010068 .id = 0x04711093,
69 .device = 2,
70 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek50d8cef2017-08-22 14:58:53 +020071 },
72 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +010073 .id = 0x04710093,
74 .device = 3,
75 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek8111aff2016-02-01 15:05:58 +010076 },
77 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +010078 .id = 0x04721093,
79 .device = 4,
80 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
81 ZYNQMP_VARIANT_EV,
Michal Simek50d8cef2017-08-22 14:58:53 +020082 },
83 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +010084 .id = 0x04720093,
85 .device = 5,
86 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
87 ZYNQMP_VARIANT_EV,
Michal Simek50d8cef2017-08-22 14:58:53 +020088 },
89 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +010090 .id = 0x04739093,
91 .device = 6,
92 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek8111aff2016-02-01 15:05:58 +010093 },
94 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +010095 .id = 0x04730093,
96 .device = 7,
97 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
98 ZYNQMP_VARIANT_EV,
Michal Simek50d8cef2017-08-22 14:58:53 +020099 },
100 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100101 .id = 0x04738093,
102 .device = 9,
Michal Simek3626f2c2020-10-02 14:42:05 +0200103 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek50d8cef2017-08-22 14:58:53 +0200104 },
105 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100106 .id = 0x04740093,
107 .device = 11,
108 .variants = ZYNQMP_VARIANT_EG,
Michal Simek8111aff2016-02-01 15:05:58 +0100109 },
110 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100111 .id = 0x04750093,
112 .device = 15,
113 .variants = ZYNQMP_VARIANT_EG,
Michal Simek50d8cef2017-08-22 14:58:53 +0200114 },
115 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100116 .id = 0x04759093,
117 .device = 17,
118 .variants = ZYNQMP_VARIANT_EG,
Michal Simek50d8cef2017-08-22 14:58:53 +0200119 },
120 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100121 .id = 0x04758093,
122 .device = 19,
123 .variants = ZYNQMP_VARIANT_EG,
Michal Simek8111aff2016-02-01 15:05:58 +0100124 },
125 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100126 .id = 0x047E1093,
127 .device = 21,
128 .variants = ZYNQMP_VARIANT_DR,
Michal Simek50d8cef2017-08-22 14:58:53 +0200129 },
130 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100131 .id = 0x047E3093,
132 .device = 23,
133 .variants = ZYNQMP_VARIANT_DR,
Michal Simek8111aff2016-02-01 15:05:58 +0100134 },
135 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100136 .id = 0x047E5093,
137 .device = 25,
138 .variants = ZYNQMP_VARIANT_DR,
Michal Simek50d8cef2017-08-22 14:58:53 +0200139 },
140 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100141 .id = 0x047E4093,
142 .device = 27,
143 .variants = ZYNQMP_VARIANT_DR,
Michal Simek8111aff2016-02-01 15:05:58 +0100144 },
145 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100146 .id = 0x047E0093,
147 .device = 28,
148 .variants = ZYNQMP_VARIANT_DR,
Michal Simek8111aff2016-02-01 15:05:58 +0100149 },
150 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100151 .id = 0x047E2093,
152 .device = 29,
153 .variants = ZYNQMP_VARIANT_DR,
Michal Simek8111aff2016-02-01 15:05:58 +0100154 },
Michal Simekb510e532017-06-02 08:08:59 +0200155 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100156 .id = 0x047E6093,
157 .device = 39,
158 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb510e532017-06-02 08:08:59 +0200159 },
160 {
Michal Simek3fd2ed32020-09-11 09:22:15 +0200161 .id = 0x047FD093,
162 .device = 43,
163 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb510e532017-06-02 08:08:59 +0200164 },
165 {
Michal Simek3fd2ed32020-09-11 09:22:15 +0200166 .id = 0x047F8093,
167 .device = 46,
168 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb510e532017-06-02 08:08:59 +0200169 },
170 {
Michal Simek3fd2ed32020-09-11 09:22:15 +0200171 .id = 0x047FF093,
172 .device = 47,
173 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb510e532017-06-02 08:08:59 +0200174 },
175 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100176 .id = 0x047FB093,
177 .device = 48,
178 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb510e532017-06-02 08:08:59 +0200179 },
180 {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100181 .id = 0x047FE093,
182 .device = 49,
183 .variants = ZYNQMP_VARIANT_DR,
Siva Durga Prasad Paladugu85f61a82019-07-23 11:56:17 +0530184 },
Michal Simek8111aff2016-02-01 15:05:58 +0100185};
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530186
Michal Simek8111aff2016-02-01 15:05:58 +0100187static char *zynqmp_get_silicon_idcode_name(void)
188{
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100189 u32 i;
190 u32 idcode, idcode2;
Michal Simek051b8bc2020-08-05 12:41:35 +0200191 char name[ZYNQMP_VERSION_SIZE];
Ibai Erkiagac318ecb2020-08-04 23:17:30 +0100192 u32 ret_payload[PAYLOAD_ARG_CNT];
Michal Simekb5c3b0d2020-10-07 15:13:17 +0200193 int ret;
Ibai Erkiagac318ecb2020-08-04 23:17:30 +0100194
Michal Simek23c0def2020-10-21 12:16:02 +0200195 ret = xilinx_pm_request(PM_GET_CHIPID, 0, 0, 0, 0, ret_payload);
196 if (ret) {
197 debug("%s: Getting chipid failed\n", __func__);
198 return "unknown";
199 }
Ibai Erkiagac318ecb2020-08-04 23:17:30 +0100200
201 /*
202 * Firmware returns:
203 * payload[0][31:0] = status of the operation
204 * payload[1]] = IDCODE
205 * payload[2][19:0] = Version
206 * payload[2][28:20] = EXTENDED_IDCODE
207 * payload[2][29] = PL_INIT
208 */
209
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100210 idcode = ret_payload[1];
211 idcode2 = ret_payload[2] >> ZYNQMP_CSU_VERSION_EMPTY_SHIFT;
Michal Simekc76c96f2020-10-21 12:16:50 +0200212 debug("%s, IDCODE: 0x%0x, IDCODE2: 0x%0x\r\n", __func__, idcode,
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100213 idcode2);
Michal Simek50d8cef2017-08-22 14:58:53 +0200214
Michal Simek8111aff2016-02-01 15:05:58 +0100215 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100216 if (zynqmp_devices[i].id == (idcode & 0x0FFFFFFF))
217 break;
Michal Simek8111aff2016-02-01 15:05:58 +0100218 }
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530219
220 if (i >= ARRAY_SIZE(zynqmp_devices))
221 return "unknown";
222
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100223 /* Add device prefix to the name */
Michal Simekb5c3b0d2020-10-07 15:13:17 +0200224 ret = snprintf(name, ZYNQMP_VERSION_SIZE, "zu%d",
225 zynqmp_devices[i].device);
Michal Simekd2281672020-10-21 12:17:44 +0200226 if (ret < 0)
Michal Simekb5c3b0d2020-10-07 15:13:17 +0200227 return "unknown";
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530228
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100229 if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_EV) {
230 /* Devices with EV variant might be EG/CG/EV family */
231 if (idcode2 & IDCODE2_PL_INIT_MASK) {
232 u32 family = ((idcode2 & EFUSE_VCU_DIS_MASK) >>
233 EFUSE_VCU_DIS_SHIFT) << 1 |
234 ((idcode2 & EFUSE_GPU_DIS_MASK) >>
235 EFUSE_GPU_DIS_SHIFT);
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530236
Ibai Erkiaga4f736182020-08-04 23:17:31 +0100237 /*
238 * Get family name based on extended idcode values as
239 * determined on UG1087, EXTENDED_IDCODE register
240 * description
241 */
242 switch (family) {
243 case 0x00:
244 strncat(name, "ev", 2);
245 break;
246 case 0x10:
247 strncat(name, "eg", 2);
248 break;
249 case 0x11:
250 strncat(name, "cg", 2);
251 break;
252 default:
253 /* Do not append family name*/
254 break;
255 }
256 } else {
257 /*
258 * When PL powered down the VCU Disable efuse cannot be
259 * read. So, ignore the bit and just findout if it is CG
260 * or EG/EV variant.
261 */
262 strncat(name, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" :
263 "e", 2);
264 }
265 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_CG) {
266 /* Devices with CG variant might be EG or CG family */
267 strncat(name, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" : "eg", 2);
268 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_EG) {
269 strncat(name, "eg", 2);
270 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_DR) {
271 strncat(name, "dr", 2);
272 } else {
273 debug("Variant not identified\n");
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530274 }
275
Michal Simek051b8bc2020-08-05 12:41:35 +0200276 return strdup(name);
Michal Simek8111aff2016-02-01 15:05:58 +0100277}
278#endif
279
Michal Simek8b353302017-02-07 14:32:26 +0100280int board_early_init_f(void)
281{
Michal Simek1a1ab5a2018-01-15 12:52:59 +0100282#if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
Michal Simek09a7d7d2020-01-07 09:02:52 +0100283 int ret;
284
Michal Simekc8785f22018-01-10 11:48:48 +0100285 ret = psu_init();
Michal Simek09a7d7d2020-01-07 09:02:52 +0100286 if (ret)
287 return ret;
Michal Simek1f55e572020-03-20 08:59:02 +0100288
289 /* Delay is required for clocks to be propagated */
290 udelay(1000000);
Michal Simeke0f36102017-07-12 13:08:41 +0200291#endif
292
Michal Simek09a7d7d2020-01-07 09:02:52 +0100293#ifdef CONFIG_DEBUG_UART
294 /* Uart debug for sure */
295 debug_uart_init();
296 puts("Debug uart enabled\n"); /* or printch() */
297#endif
298
299 return 0;
Michal Simek8b353302017-02-07 14:32:26 +0100300}
301
Michal Simek46900462020-02-11 12:43:14 +0100302static int multi_boot(void)
303{
304 u32 multiboot;
305
306 multiboot = readl(&csu_base->multi_boot);
307
Michal Simekc55f2d52020-05-27 12:50:33 +0200308 printf("Multiboot:\t%d\n", multiboot);
Michal Simek46900462020-02-11 12:43:14 +0100309
310 return 0;
311}
312
Mike Looijmans9863e2f2019-10-18 07:34:13 +0200313#define PS_SYSMON_ANALOG_BUS_VAL 0x3210
314#define PS_SYSMON_ANALOG_BUS_REG 0xFFA50914
315
Michal Simek04b7e622015-01-15 10:01:51 +0100316int board_init(void)
317{
Michal Simek826d7eca2020-03-04 08:48:16 +0100318#if defined(CONFIG_ZYNQMP_FIRMWARE)
Ibai Erkiaga2d9b95b2019-09-27 11:37:04 +0100319 struct udevice *dev;
320
321 uclass_get_device_by_name(UCLASS_FIRMWARE, "zynqmp-power", &dev);
322 if (!dev)
323 panic("PMU Firmware device not found - Enable it");
Michal Simek826d7eca2020-03-04 08:48:16 +0100324#endif
Ibai Erkiaga2d9b95b2019-09-27 11:37:04 +0100325
Luca Ceresoli23e65002019-05-21 18:06:43 +0200326#if defined(CONFIG_SPL_BUILD)
327 /* Check *at build time* if the filename is an non-empty string */
328 if (sizeof(CONFIG_ZYNQMP_SPL_PM_CFG_OBJ_FILE) > 1)
329 zynqmp_pmufw_load_config_object(zynqmp_pm_cfg_obj,
330 zynqmp_pm_cfg_obj_size);
Michal Simekae9dc112021-02-02 16:34:48 +0100331 printf("Silicon version:\t%d\n", zynqmp_get_silicon_version());
Michal Simek394ee242020-08-03 13:01:45 +0200332#else
333 if (CONFIG_IS_ENABLED(DM_I2C) && CONFIG_IS_ENABLED(I2C_EEPROM))
334 xilinx_read_eeprom();
Luca Ceresoli23e65002019-05-21 18:06:43 +0200335#endif
336
Michal Simekfb7242d2015-06-22 14:31:06 +0200337 printf("EL Level:\tEL%d\n", current_el());
338
Mike Looijmans9863e2f2019-10-18 07:34:13 +0200339 /* Bug in ROM sets wrong value in this register */
340 writel(PS_SYSMON_ANALOG_BUS_VAL, PS_SYSMON_ANALOG_BUS_REG);
341
Michal Simek1aab1142020-09-09 14:41:56 +0200342#if CONFIG_IS_ENABLED(FPGA) && defined(CONFIG_FPGA_ZYNQMPPL)
Ibai Erkiagae91ca7c2020-08-04 23:17:29 +0100343 zynqmppl.name = zynqmp_get_silicon_idcode_name();
344 printf("Chip ID:\t%s\n", zynqmppl.name);
345 fpga_init();
346 fpga_add(fpga_xilinx, &zynqmppl);
Michal Simekbf0f9ca2018-04-19 15:43:38 +0200347#endif
348
Michal Simek46900462020-02-11 12:43:14 +0100349 if (current_el() == 3)
350 multi_boot();
351
Michal Simek04b7e622015-01-15 10:01:51 +0100352 return 0;
353}
354
355int board_early_init_r(void)
356{
357 u32 val;
358
Siva Durga Prasad Paladugu64d90002017-12-07 15:05:30 +0530359 if (current_el() != 3)
360 return 0;
361
Michal Simek245d5282017-07-12 10:32:18 +0200362 val = readl(&crlapb_base->timestamp_ref_ctrl);
363 val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
364
Siva Durga Prasad Paladugu64d90002017-12-07 15:05:30 +0530365 if (!val) {
Michal Simekc23d3f82015-11-05 08:34:35 +0100366 val = readl(&crlapb_base->timestamp_ref_ctrl);
367 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
368 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek04b7e622015-01-15 10:01:51 +0100369
Michal Simekc23d3f82015-11-05 08:34:35 +0100370 /* Program freq register in System counter */
371 writel(zynqmp_get_system_timer_freq(),
372 &iou_scntr_secure->base_frequency_id_register);
373 /* And enable system counter */
374 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
375 &iou_scntr_secure->counter_control_register);
376 }
Michal Simek04b7e622015-01-15 10:01:51 +0100377 return 0;
378}
379
Nitin Jainb2eb59b2018-02-16 12:56:17 +0530380unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
Simon Glassed38aef2020-05-10 11:40:03 -0600381 char *const argv[])
Nitin Jainb2eb59b2018-02-16 12:56:17 +0530382{
383 int ret = 0;
384
385 if (current_el() > 1) {
386 smp_kick_all_cpus();
387 dcache_disable();
388 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
389 ES_TO_AARCH64);
390 } else {
391 printf("FAIL: current EL is not above EL1\n");
392 ret = EINVAL;
393 }
394 return ret;
395}
396
Michal Simek8faa66a2016-02-08 09:34:53 +0100397#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -0600398int dram_init_banksize(void)
Michal Simek8faa66a2016-02-08 09:34:53 +0100399{
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530400 int ret;
401
402 ret = fdtdec_setup_memory_banksize();
403 if (ret)
404 return ret;
405
406 mem_map_fill();
407
408 return 0;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500409}
Michal Simek8faa66a2016-02-08 09:34:53 +0100410
Tom Riniedcfdbd2016-12-09 07:56:54 -0500411int dram_init(void)
412{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530413 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossiac04bfa2016-12-19 00:03:34 +1000414 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500415
416 return 0;
Michal Simek8faa66a2016-02-08 09:34:53 +0100417}
418#else
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530419int dram_init_banksize(void)
420{
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530421 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
422 gd->bd->bi_dram[0].size = get_effective_memsize();
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530423
424 mem_map_fill();
425
426 return 0;
427}
428
Michal Simek04b7e622015-01-15 10:01:51 +0100429int dram_init(void)
430{
Michal Simek1b846212018-04-11 16:12:28 +0200431 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
432 CONFIG_SYS_SDRAM_SIZE);
Michal Simek04b7e622015-01-15 10:01:51 +0100433
434 return 0;
435}
Michal Simek8faa66a2016-02-08 09:34:53 +0100436#endif
Michal Simek04b7e622015-01-15 10:01:51 +0100437
Michal Simek04b7e622015-01-15 10:01:51 +0100438void reset_cpu(ulong addr)
439{
440}
441
Michal Simek8ec30042020-08-20 10:54:45 +0200442static u8 __maybe_unused zynqmp_get_bootmode(void)
443{
444 u8 bootmode;
445 u32 reg = 0;
446 int ret;
447
448 ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, &reg);
449 if (ret)
450 return -EINVAL;
451
452 if (reg >> BOOT_MODE_ALT_SHIFT)
453 reg >>= BOOT_MODE_ALT_SHIFT;
454
455 bootmode = reg & BOOT_MODES_MASK;
456
457 return bootmode;
458}
459
Michal Simek342edfe2018-12-20 09:33:38 +0100460#if defined(CONFIG_BOARD_LATE_INIT)
Michal Simek29b9b712018-05-17 14:06:06 +0200461static const struct {
462 u32 bit;
463 const char *name;
464} reset_reasons[] = {
465 { RESET_REASON_DEBUG_SYS, "DEBUG" },
466 { RESET_REASON_SOFT, "SOFT" },
467 { RESET_REASON_SRST, "SRST" },
468 { RESET_REASON_PSONLY, "PS-ONLY" },
469 { RESET_REASON_PMU, "PMU" },
470 { RESET_REASON_INTERNAL, "INTERNAL" },
471 { RESET_REASON_EXTERNAL, "EXTERNAL" },
472 {}
473};
474
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530475static int reset_reason(void)
Michal Simek29b9b712018-05-17 14:06:06 +0200476{
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530477 u32 reg;
478 int i, ret;
Michal Simek29b9b712018-05-17 14:06:06 +0200479 const char *reason = NULL;
480
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530481 ret = zynqmp_mmio_read((ulong)&crlapb_base->reset_reason, &reg);
482 if (ret)
483 return -EINVAL;
Michal Simek29b9b712018-05-17 14:06:06 +0200484
485 puts("Reset reason:\t");
486
487 for (i = 0; i < ARRAY_SIZE(reset_reasons); i++) {
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530488 if (reg & reset_reasons[i].bit) {
Michal Simek29b9b712018-05-17 14:06:06 +0200489 reason = reset_reasons[i].name;
490 printf("%s ", reset_reasons[i].name);
491 break;
492 }
493 }
494
495 puts("\n");
496
497 env_set("reset_reason", reason);
498
Michal Simek0954c8c2021-02-09 08:50:22 +0100499 return 0;
Michal Simek29b9b712018-05-17 14:06:06 +0200500}
501
Michal Simek1ca66d72019-02-14 13:14:30 +0100502static int set_fdtfile(void)
503{
504 char *compatible, *fdtfile;
505 const char *suffix = ".dtb";
506 const char *vendor = "xilinx/";
Igor Lantsmane167bac2020-06-24 14:33:46 +0200507 int fdt_compat_len;
Michal Simek1ca66d72019-02-14 13:14:30 +0100508
509 if (env_get("fdtfile"))
510 return 0;
511
Igor Lantsmane167bac2020-06-24 14:33:46 +0200512 compatible = (char *)fdt_getprop(gd->fdt_blob, 0, "compatible",
513 &fdt_compat_len);
514 if (compatible && fdt_compat_len) {
515 char *name;
516
Michal Simek1ca66d72019-02-14 13:14:30 +0100517 debug("Compatible: %s\n", compatible);
518
Igor Lantsmane167bac2020-06-24 14:33:46 +0200519 name = strchr(compatible, ',');
520 if (!name)
521 return -EINVAL;
Michal Simek1ca66d72019-02-14 13:14:30 +0100522
Igor Lantsmane167bac2020-06-24 14:33:46 +0200523 name++;
524
525 fdtfile = calloc(1, strlen(vendor) + strlen(name) +
Michal Simek1ca66d72019-02-14 13:14:30 +0100526 strlen(suffix) + 1);
527 if (!fdtfile)
528 return -ENOMEM;
529
Igor Lantsmane167bac2020-06-24 14:33:46 +0200530 sprintf(fdtfile, "%s%s%s", vendor, name, suffix);
Michal Simek1ca66d72019-02-14 13:14:30 +0100531
532 env_set("fdtfile", fdtfile);
533 free(fdtfile);
534 }
535
536 return 0;
537}
538
Michal Simek9c91e612020-04-08 11:04:41 +0200539int board_late_init(void)
540{
Michal Simek04b7e622015-01-15 10:01:51 +0100541 u8 bootmode;
Michal Simekf183a982018-04-25 11:20:43 +0200542 struct udevice *dev;
543 int bootseq = -1;
544 int bootseq_len = 0;
Michal Simek7410b142018-04-25 11:10:34 +0200545 int env_targets_len = 0;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200546 const char *mode;
547 char *new_targets;
Siva Durga Prasad Paladugu245c5562017-12-20 16:35:06 +0530548 char *env_targets;
Siva Durga Prasad Paladugue6fd3bb2017-02-21 17:58:28 +0530549 int ret;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200550
Michal Simek482f5492018-10-05 08:55:16 +0200551#if defined(CONFIG_USB_ETHER) && !defined(CONFIG_USB_GADGET_DOWNLOAD)
552 usb_ether_init();
553#endif
554
Michal Simekecfb6dc2016-04-22 14:28:54 +0200555 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
556 debug("Saved variables - Skipping\n");
557 return 0;
558 }
Michal Simek04b7e622015-01-15 10:01:51 +0100559
Michal Simekbab07b62020-07-28 12:45:47 +0200560 if (!CONFIG_IS_ENABLED(ENV_VARS_UBOOT_RUNTIME_CONFIG))
561 return 0;
562
Michal Simek1ca66d72019-02-14 13:14:30 +0100563 ret = set_fdtfile();
564 if (ret)
565 return ret;
566
Michal Simek9c91e612020-04-08 11:04:41 +0200567 bootmode = zynqmp_get_bootmode();
Michal Simek04b7e622015-01-15 10:01:51 +0100568
Michal Simekc5d95232015-09-20 17:20:42 +0200569 puts("Bootmode: ");
Michal Simek04b7e622015-01-15 10:01:51 +0100570 switch (bootmode) {
Michal Simek12398ea2016-08-19 14:14:52 +0200571 case USB_MODE:
572 puts("USB_MODE\n");
573 mode = "usb";
Michal Simek43380352017-12-01 15:18:24 +0100574 env_set("modeboot", "usb_dfu_spl");
Michal Simek12398ea2016-08-19 14:14:52 +0200575 break;
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530576 case JTAG_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200577 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu9c441702019-06-25 17:41:09 +0530578 mode = "jtag pxe dhcp";
Michal Simek43380352017-12-01 15:18:24 +0100579 env_set("modeboot", "jtagboot");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530580 break;
581 case QSPI_MODE_24BIT:
582 case QSPI_MODE_32BIT:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200583 mode = "qspi0";
Michal Simekc5d95232015-09-20 17:20:42 +0200584 puts("QSPI_MODE\n");
Michal Simek43380352017-12-01 15:18:24 +0100585 env_set("modeboot", "qspiboot");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530586 break;
Michal Simek02d66cd2015-04-15 15:02:28 +0200587 case EMMC_MODE:
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200588 puts("EMMC_MODE\n");
T Karthik Reddy19735c32019-12-17 06:41:42 -0700589 if (uclass_get_device_by_name(UCLASS_MMC,
590 "mmc@ff160000", &dev) &&
591 uclass_get_device_by_name(UCLASS_MMC,
592 "sdhci@ff160000", &dev)) {
593 puts("Boot from EMMC but without SD0 enabled!\n");
594 return -1;
595 }
Simon Glass75e534b2020-12-16 21:20:07 -0700596 debug("mmc0 device found at %p, seq %d\n", dev, dev_seq(dev));
T Karthik Reddy19735c32019-12-17 06:41:42 -0700597
598 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700599 bootseq = dev_seq(dev);
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200600 break;
601 case SD_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200602 puts("SD_MODE\n");
Michal Simekf183a982018-04-25 11:20:43 +0200603 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530604 "mmc@ff160000", &dev) &&
605 uclass_get_device_by_name(UCLASS_MMC,
Michal Simekf183a982018-04-25 11:20:43 +0200606 "sdhci@ff160000", &dev)) {
607 puts("Boot from SD0 but without SD0 enabled!\n");
608 return -1;
609 }
Simon Glass75e534b2020-12-16 21:20:07 -0700610 debug("mmc0 device found at %p, seq %d\n", dev, dev_seq(dev));
Michal Simekf183a982018-04-25 11:20:43 +0200611
612 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700613 bootseq = dev_seq(dev);
Michal Simek43380352017-12-01 15:18:24 +0100614 env_set("modeboot", "sdboot");
Michal Simek04b7e622015-01-15 10:01:51 +0100615 break;
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +0530616 case SD1_LSHFT_MODE:
617 puts("LVL_SHFT_");
618 /* fall through */
Michal Simek108e1842015-10-05 10:51:12 +0200619 case SD_MODE1:
Michal Simekc5d95232015-09-20 17:20:42 +0200620 puts("SD_MODE1\n");
Michal Simekf183a982018-04-25 11:20:43 +0200621 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530622 "mmc@ff170000", &dev) &&
623 uclass_get_device_by_name(UCLASS_MMC,
Michal Simekf183a982018-04-25 11:20:43 +0200624 "sdhci@ff170000", &dev)) {
625 puts("Boot from SD1 but without SD1 enabled!\n");
626 return -1;
627 }
Simon Glass75e534b2020-12-16 21:20:07 -0700628 debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev));
Michal Simekf183a982018-04-25 11:20:43 +0200629
630 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700631 bootseq = dev_seq(dev);
Michal Simek43380352017-12-01 15:18:24 +0100632 env_set("modeboot", "sdboot");
Michal Simek108e1842015-10-05 10:51:12 +0200633 break;
634 case NAND_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200635 puts("NAND_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200636 mode = "nand0";
Michal Simek43380352017-12-01 15:18:24 +0100637 env_set("modeboot", "nandboot");
Michal Simek108e1842015-10-05 10:51:12 +0200638 break;
Michal Simek04b7e622015-01-15 10:01:51 +0100639 default:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200640 mode = "";
Michal Simek04b7e622015-01-15 10:01:51 +0100641 printf("Invalid Boot Mode:0x%x\n", bootmode);
642 break;
643 }
644
Michal Simekf183a982018-04-25 11:20:43 +0200645 if (bootseq >= 0) {
646 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
647 debug("Bootseq len: %x\n", bootseq_len);
Michal Simek7a117c72021-01-11 13:46:58 +0100648 env_set_hex("bootseq", bootseq);
Michal Simekf183a982018-04-25 11:20:43 +0200649 }
650
Michal Simekecfb6dc2016-04-22 14:28:54 +0200651 /*
652 * One terminating char + one byte for space between mode
653 * and default boot_targets
654 */
Siva Durga Prasad Paladugu245c5562017-12-20 16:35:06 +0530655 env_targets = env_get("boot_targets");
Michal Simek7410b142018-04-25 11:10:34 +0200656 if (env_targets)
657 env_targets_len = strlen(env_targets);
658
Michal Simekf183a982018-04-25 11:20:43 +0200659 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
660 bootseq_len);
Michal Simek089b84d2018-06-13 09:42:41 +0200661 if (!new_targets)
662 return -ENOMEM;
Michal Simek7410b142018-04-25 11:10:34 +0200663
Michal Simekf183a982018-04-25 11:20:43 +0200664 if (bootseq >= 0)
665 sprintf(new_targets, "%s%x %s", mode, bootseq,
666 env_targets ? env_targets : "");
667 else
668 sprintf(new_targets, "%s %s", mode,
669 env_targets ? env_targets : "");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200670
Simon Glass6a38e412017-08-03 12:22:09 -0600671 env_set("boot_targets", new_targets);
Michal Simekecfb6dc2016-04-22 14:28:54 +0200672
Michal Simek29b9b712018-05-17 14:06:06 +0200673 reset_reason();
674
Michal Simek705d44a2020-03-31 12:39:37 +0200675 return board_late_init_xilinx();
Michal Simek04b7e622015-01-15 10:01:51 +0100676}
Michal Simek342edfe2018-12-20 09:33:38 +0100677#endif
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530678
679int checkboard(void)
680{
Michal Simek47ce9362016-01-25 11:04:21 +0100681 puts("Board: Xilinx ZynqMP\n");
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530682 return 0;
683}
Michal Simek8d4a8d42020-07-30 13:37:49 +0200684
685enum env_location env_get_location(enum env_operation op, int prio)
686{
687 u32 bootmode = zynqmp_get_bootmode();
688
689 if (prio)
690 return ENVL_UNKNOWN;
691
692 switch (bootmode) {
693 case EMMC_MODE:
694 case SD_MODE:
695 case SD1_LSHFT_MODE:
696 case SD_MODE1:
697 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
698 return ENVL_FAT;
699 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
700 return ENVL_EXT4;
701 return ENVL_UNKNOWN;
702 case NAND_MODE:
703 if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND))
704 return ENVL_NAND;
705 if (IS_ENABLED(CONFIG_ENV_IS_IN_UBI))
706 return ENVL_UBI;
707 return ENVL_UNKNOWN;
708 case QSPI_MODE_24BIT:
709 case QSPI_MODE_32BIT:
710 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
711 return ENVL_SPI_FLASH;
712 return ENVL_UNKNOWN;
713 case JTAG_MODE:
714 default:
715 return ENVL_NOWHERE;
716 }
717}