blob: 94588e260302740f8953ab471621e4aea7a5edfc [file] [log] [blame]
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05001/*
2 * WindRiver SBC8349 U-Boot configuration file.
3 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
4 *
5 * Paul Gortmaker <paul.gortmaker@windriver.com>
6 * Based on the MPC8349EMDS config.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * sbc8349 board configuration file.
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050034/*
Paul Gortmaker5cf39ae2009-09-21 17:44:51 -040035 * Top level Makefile configuration choices
36 */
Wolfgang Denkdc25d152010-10-04 19:58:00 +020037#ifdef CONFIG_66
Paul Gortmaker5cf39ae2009-09-21 17:44:51 -040038#define PCI_66M
39#endif
40
Wolfgang Denkdc25d152010-10-04 19:58:00 +020041#ifdef CONFIG_33
Paul Gortmaker5cf39ae2009-09-21 17:44:51 -040042#define PCI_33M
43#endif
44
45/*
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050046 * High Level Configuration Options
47 */
48#define CONFIG_E300 1 /* E300 Family */
Peter Tyser62e73982009-05-22 17:23:24 -050049#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050050#define CONFIG_MPC834x 1 /* MPC834x family */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050051#define CONFIG_MPC8349 1 /* MPC8349 specific */
52#define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */
53
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050054/* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
55#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
56
Paul Gortmaker0aaee142009-08-21 16:21:58 -050057/*
58 * The default if PCI isn't enabled, or if no PCI clk setting is given
59 * is 66MHz; this is what the board defaults to when the PCI slot is
60 * physically empty. The board will automatically (i.e w/o jumpers)
61 * clock down to 33MHz if you insert a 33MHz PCI card.
62 */
63#ifdef PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050064#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
Paul Gortmaker0aaee142009-08-21 16:21:58 -050065#else /* 66M */
66#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050067#endif
68
69#ifndef CONFIG_SYS_CLK_FREQ
Paul Gortmaker0aaee142009-08-21 16:21:58 -050070#ifdef PCI_33M
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050071#define CONFIG_SYS_CLK_FREQ 33000000
72#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Paul Gortmaker0aaee142009-08-21 16:21:58 -050073#else /* 66M */
74#define CONFIG_SYS_CLK_FREQ 66000000
75#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050076#endif
77#endif
78
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050079#undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
80
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_IMMR 0xE0000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
84#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
85#define CONFIG_SYS_MEMTEST_END 0x00100000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050086
87/*
88 * DDR Setup
89 */
90#undef CONFIG_DDR_ECC /* only for ECC DDR module */
91#undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
92#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -050094
95/*
96 * 32-bit data path mode.
97 *
98 * Please note that using this mode for devices with the real density of 64-bit
99 * effectively reduces the amount of available memory due to the effect of
100 * wrapping around while translating address to row/columns, for example in the
101 * 256MB module the upper 128MB get aliased with contents of the lower
102 * 128MB); normally this define should be used for devices with real 32-bit
103 * data path.
104 */
105#undef CONFIG_DDR_32BIT
106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
109#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
110#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500111 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
112#define CONFIG_DDR_2T_TIMING
113
114#if defined(CONFIG_SPD_EEPROM)
115/*
116 * Determine DDR configuration from I2C interface.
117 */
118#define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
119
120#else
121/*
122 * Manually set up DDR parameters
123 * NB: manual DDR setup untested on sbc834x
124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_SIZE 256 /* MB */
126#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
127#define CONFIG_SYS_DDR_TIMING_1 0x36332321
128#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
129#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
130#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500131
132#if defined(CONFIG_DDR_32BIT)
133/* set burst length to 8 for 32-bit data path */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500135#else
136/* the default burst length is 4 - for 64-bit data path */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500138#endif
139#endif
140
141/*
142 * SDRAM on the Local Bus
143 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_LBC_SDRAM_BASE 0x10000000 /* Localbus SDRAM */
145#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500146
147/*
148 * FLASH on the Local Bus
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200151#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
153#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
154/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \
Wolfgang Denk07c3a3d2009-10-28 22:07:56 +0100157 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500158 BR_V) /* valid */
159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
161#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */
162#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
165#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#undef CONFIG_SYS_FLASH_CHECKSUM
168#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
169#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
174#define CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500175#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#undef CONFIG_SYS_RAMBOOT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500177#endif
178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_INIT_RAM_LOCK 1
180#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
181#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
184#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
185#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
188#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500189
190/*
191 * Local Bus LCRR and LBCR regs
192 * LCRR: DLL bypass, Clock divider is 4
193 * External Local Bus rate is
194 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
195 */
Kim Phillips328040a2009-09-25 18:19:44 -0500196#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
197#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_LBC_LBCR 0x00000000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#ifdef CONFIG_SYS_LB_SDRAM
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500203/* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
204/*
205 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500207 *
208 * For BR2, need:
209 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
210 * port-size = 32-bits = BR2[19:20] = 11
211 * no parity checking = BR2[21:22] = 00
212 * SDRAM for MSEL = BR2[24:26] = 011
213 * Valid = BR[31] = 1
214 *
215 * 0 4 8 12 16 20 24 28
216 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
217 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500219 * FIXME: the top 17 bits of BR2.
220 */
221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
223#define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000
224#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500225
226/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500228 *
229 * For OR2, need:
230 * 64MB mask for AM, OR2[0:7] = 1111 1100
231 * XAM, OR2[17:18] = 11
232 * 9 columns OR2[19-21] = 010
233 * 13 rows OR2[23-25] = 100
234 * EAD set for extra time OR[31] = 1
235 *
236 * 0 4 8 12 16 20 24 28
237 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
238 */
239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_OR2_PRELIM 0xFC006901
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
243#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500244
Kumar Galaac05b5e2009-03-26 01:34:39 -0500245#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFEN \
246 | LSDMR_BSMA1516 \
247 | LSDMR_RFCR8 \
248 | LSDMR_PRETOACT6 \
249 | LSDMR_ACTTORW3 \
250 | LSDMR_BL8 \
251 | LSDMR_WRC3 \
252 | LSDMR_CL3 \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500253 )
254
255/*
256 * SDRAM Controller configuration sequence.
257 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500258#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
259#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
260#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
261#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
262#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500263#endif
264
265/*
266 * Serial Port
267 */
268#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_NS16550
270#define CONFIG_SYS_NS16550_SERIAL
271#define CONFIG_SYS_NS16550_REG_SIZE 1
272#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_BAUDRATE_TABLE \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500275 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
278#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500279
Kim Phillipsf3c14782007-02-27 18:41:08 -0600280#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500281#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500282/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_HUSH_PARSER
284#ifdef CONFIG_SYS_HUSH_PARSER
285#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500286#endif
287
288/* pass open firmware flat tree */
Paul Gortmaker61a608c2007-12-20 12:58:51 -0500289#define CONFIG_OF_LIBFDT 1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500290#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600291#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500292
293/* I2C */
294#define CONFIG_HARD_I2C /* I2C with hardware support*/
295#undef CONFIG_SOFT_I2C /* I2C bit-banged */
296#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
298#define CONFIG_SYS_I2C_SLAVE 0x7F
299#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
300#define CONFIG_SYS_I2C1_OFFSET 0x3000
301#define CONFIG_SYS_I2C2_OFFSET 0x3100
302#define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C2_OFFSET
Paul Gortmaker04684f72009-10-02 18:54:20 -0400303/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500304
305/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_TSEC1_OFFSET 0x24000
307#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
308#define CONFIG_SYS_TSEC2_OFFSET 0x25000
309#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500310
311/*
312 * General PCI
313 * Addresses are mapped 1-1.
314 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
316#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
317#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
318#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
319#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
320#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
321#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
322#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
323#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
326#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
327#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
328#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
329#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
330#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
331#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
332#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
333#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500334
335#if defined(CONFIG_PCI)
336
337#define PCI_64BIT
338#define PCI_ONE_PCI1
339#if defined(PCI_64BIT)
340#undef PCI_ALL_PCI1
341#undef PCI_TWO_PCI1
342#undef PCI_ONE_PCI1
343#endif
344
345#define CONFIG_NET_MULTI
346#define CONFIG_PCI_PNP /* do pci plug-and-play */
347
348#undef CONFIG_EEPRO100
349#undef CONFIG_TULIP
350
351#if !defined(CONFIG_PCI_PNP)
352 #define PCI_ENET0_IOADDR 0xFIXME
353 #define PCI_ENET0_MEMADDR 0xFIXME
354 #define PCI_IDSEL_NUMBER 0xFIXME
355#endif
356
357#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500359
360#endif /* CONFIG_PCI */
361
362/*
363 * TSEC configuration
364 */
365#define CONFIG_TSEC_ENET /* TSEC ethernet support */
366
367#if defined(CONFIG_TSEC_ENET)
368#ifndef CONFIG_NET_MULTI
369#define CONFIG_NET_MULTI 1
370#endif
371
Kim Phillips177e58f2007-05-16 16:52:19 -0500372#define CONFIG_TSEC1 1
373#define CONFIG_TSEC1_NAME "TSEC0"
374#define CONFIG_TSEC2 1
375#define CONFIG_TSEC2_NAME "TSEC1"
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500376#define CONFIG_PHY_BCM5421S 1
377#define TSEC1_PHY_ADDR 0x19
378#define TSEC2_PHY_ADDR 0x1a
379#define TSEC1_PHYIDX 0
380#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500381#define TSEC1_FLAGS TSEC_GIGABIT
382#define TSEC2_FLAGS TSEC_GIGABIT
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500383
384/* Options are: TSEC[0-1] */
385#define CONFIG_ETHPRIME "TSEC0"
386
387#endif /* CONFIG_TSEC_ENET */
388
389/*
390 * Environment
391 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200393 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200395 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
396 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500397
398/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200399#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
400#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500401
402#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200404 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200406 #define CONFIG_ENV_SIZE 0x2000
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500407#endif
408
409#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500411
Jon Loeliger1f166a22007-07-04 22:30:58 -0500412
413/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500414 * BOOTP options
415 */
416#define CONFIG_BOOTP_BOOTFILESIZE
417#define CONFIG_BOOTP_BOOTPATH
418#define CONFIG_BOOTP_GATEWAY
419#define CONFIG_BOOTP_HOSTNAME
420
421
422/*
Jon Loeliger1f166a22007-07-04 22:30:58 -0500423 * Command line configuration.
424 */
425#include <config_cmd_default.h>
426
427#define CONFIG_CMD_I2C
428#define CONFIG_CMD_MII
429#define CONFIG_CMD_PING
430
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500431#if defined(CONFIG_PCI)
Paul Gortmaker61a608c2007-12-20 12:58:51 -0500432 #define CONFIG_CMD_PCI
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500433#endif
Jon Loeliger1f166a22007-07-04 22:30:58 -0500434
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200435#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500436 #undef CONFIG_CMD_SAVEENV
Jon Loeliger1f166a22007-07-04 22:30:58 -0500437 #undef CONFIG_CMD_LOADS
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500438#endif
439
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500440
441#undef CONFIG_WATCHDOG /* watchdog disabled */
442
443/*
444 * Miscellaneous configurable options
445 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_LONGHELP /* undef to save memory */
447#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
448#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500449
Jon Loeliger1f166a22007-07-04 22:30:58 -0500450#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200451 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500452#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200453 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500454#endif
455
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
457#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
458#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
459#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500460
461/*
462 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700463 * have to be in the first 256 MB of memory, since this is
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500464 * the maximum mapped by the Linux kernel during initialization.
465 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700466#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500467
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500469
470#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500472 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
473 HRCWL_DDR_TO_SCB_CLK_1X1 |\
474 HRCWL_CSB_TO_CLKIN |\
475 HRCWL_VCO_1X2 |\
476 HRCWL_CORE_TO_CSB_2X1)
477#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500479 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
480 HRCWL_DDR_TO_SCB_CLK_1X1 |\
481 HRCWL_CSB_TO_CLKIN |\
482 HRCWL_VCO_1X4 |\
483 HRCWL_CORE_TO_CSB_3X1)
484#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500486 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
487 HRCWL_DDR_TO_SCB_CLK_1X1 |\
488 HRCWL_CSB_TO_CLKIN |\
489 HRCWL_VCO_1X4 |\
490 HRCWL_CORE_TO_CSB_2X1)
491#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500493 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
494 HRCWL_DDR_TO_SCB_CLK_1X1 |\
495 HRCWL_CSB_TO_CLKIN |\
496 HRCWL_VCO_1X4 |\
497 HRCWL_CORE_TO_CSB_1X1)
498#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_HRCW_LOW (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500500 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
501 HRCWL_DDR_TO_SCB_CLK_1X1 |\
502 HRCWL_CSB_TO_CLKIN |\
503 HRCWL_VCO_1X4 |\
504 HRCWL_CORE_TO_CSB_1X1)
505#endif
506
507#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500509 HRCWH_PCI_HOST |\
510 HRCWH_64_BIT_PCI |\
511 HRCWH_PCI1_ARBITER_ENABLE |\
512 HRCWH_PCI2_ARBITER_DISABLE |\
513 HRCWH_CORE_ENABLE |\
514 HRCWH_FROM_0X00000100 |\
515 HRCWH_BOOTSEQ_DISABLE |\
516 HRCWH_SW_WATCHDOG_DISABLE |\
517 HRCWH_ROM_LOC_LOCAL_16BIT |\
518 HRCWH_TSEC1M_IN_GMII |\
519 HRCWH_TSEC2M_IN_GMII )
520#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_HRCW_HIGH (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500522 HRCWH_PCI_HOST |\
523 HRCWH_32_BIT_PCI |\
524 HRCWH_PCI1_ARBITER_ENABLE |\
525 HRCWH_PCI2_ARBITER_ENABLE |\
526 HRCWH_CORE_ENABLE |\
527 HRCWH_FROM_0X00000100 |\
528 HRCWH_BOOTSEQ_DISABLE |\
529 HRCWH_SW_WATCHDOG_DISABLE |\
530 HRCWH_ROM_LOC_LOCAL_16BIT |\
531 HRCWH_TSEC1M_IN_GMII |\
532 HRCWH_TSEC2M_IN_GMII )
533#endif
534
535/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500536#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_SICRL SICRL_LDP_A
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500538
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200539#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500540#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
541 HID0_ENABLE_INSTRUCTION_CACHE)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500542
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200543/* #define CONFIG_SYS_HID0_FINAL (\
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500544 HID0_ENABLE_INSTRUCTION_CACHE |\
545 HID0_ENABLE_M_BIT |\
546 HID0_ENABLE_ADDRESS_BROADCAST ) */
547
548
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#define CONFIG_SYS_HID2 HID2_HBE
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500550
Becky Bruce03ea1be2008-05-08 19:02:12 -0500551#define CONFIG_HIGH_BATS 1 /* High BATs supported */
552
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500553/* DDR @ 0x00000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200554#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
555#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500556
557/* PCI @ 0x80000000 */
558#ifdef CONFIG_PCI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200559#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
560#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
561#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
562#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500563#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200564#define CONFIG_SYS_IBAT1L (0)
565#define CONFIG_SYS_IBAT1U (0)
566#define CONFIG_SYS_IBAT2L (0)
567#define CONFIG_SYS_IBAT2U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500568#endif
569
570#ifdef CONFIG_MPC83XX_PCI2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200571#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
572#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
573#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
574#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500575#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200576#define CONFIG_SYS_IBAT3L (0)
577#define CONFIG_SYS_IBAT3U (0)
578#define CONFIG_SYS_IBAT4L (0)
579#define CONFIG_SYS_IBAT4U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500580#endif
581
582/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200583#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
584#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500585
586/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Scott Wood7acde322009-03-31 17:49:36 -0500587#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
588 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200589#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500590
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200591#define CONFIG_SYS_IBAT7L (0)
592#define CONFIG_SYS_IBAT7U (0)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500593
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200594#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
595#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
596#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
597#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
598#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
599#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
600#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
601#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
602#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
603#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
604#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
605#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
606#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
607#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
608#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
609#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500610
611/*
612 * Internal Definitions
613 *
614 * Boot Flags
615 */
616#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
617#define BOOTFLAG_WARM 0x02 /* Software reboot */
618
Jon Loeliger1f166a22007-07-04 22:30:58 -0500619#if defined(CONFIG_CMD_KGDB)
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500620#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
621#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
622#endif
623
624/*
625 * Environment Configuration
626 */
627#define CONFIG_ENV_OVERWRITE
628
629#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500630#define CONFIG_HAS_ETH0
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500631#define CONFIG_HAS_ETH1
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500632#endif
633
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500634#define CONFIG_HOSTNAME SBC8349
635#define CONFIG_ROOTPATH /tftpboot/rootfs
636#define CONFIG_BOOTFILE uImage
637
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500638#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500639
640#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
641#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
642
643#define CONFIG_BAUDRATE 115200
644
645#define CONFIG_EXTRA_ENV_SETTINGS \
646 "netdev=eth0\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200647 "hostname=sbc8349\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500648 "nfsargs=setenv bootargs root=/dev/nfs rw " \
649 "nfsroot=${serverip}:${rootpath}\0" \
650 "ramargs=setenv bootargs root=/dev/ram rw\0" \
651 "addip=setenv bootargs ${bootargs} " \
652 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
653 ":${hostname}:${netdev}:off panic=1\0" \
654 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
655 "flash_nfs=run nfsargs addip addtty;" \
656 "bootm ${kernel_addr}\0" \
657 "flash_self=run ramargs addip addtty;" \
658 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
659 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
660 "bootm\0" \
661 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
Paul Gortmaker80b4bb72009-07-23 17:10:55 -0400662 "update=protect off ff800000 ff83ffff; " \
663 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100664 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500665 "fdtaddr=780000\0" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200666 "fdtfile=sbc8349.dtb\0" \
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500667 ""
668
669#define CONFIG_NFSBOOTCOMMAND \
670 "setenv bootargs root=/dev/nfs rw " \
671 "nfsroot=$serverip:$rootpath " \
672 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
673 "console=$consoledev,$baudrate $othbootargs;" \
674 "tftp $loadaddr $bootfile;" \
675 "tftp $fdtaddr $fdtfile;" \
676 "bootm $loadaddr - $fdtaddr"
677
678#define CONFIG_RAMBOOTCOMMAND \
679 "setenv bootargs root=/dev/ram rw " \
680 "console=$consoledev,$baudrate $othbootargs;" \
681 "tftp $ramdiskaddr $ramdiskfile;" \
682 "tftp $loadaddr $bootfile;" \
683 "tftp $fdtaddr $fdtfile;" \
684 "bootm $loadaddr $ramdiskaddr $fdtaddr"
685
686#define CONFIG_BOOTCOMMAND "run flash_self"
687
688#endif /* __CONFIG_H */