blob: 4d5b69a976516288245227a54eb7c04066493029 [file] [log] [blame]
Jagan Teki66c07fd2018-08-05 11:16:33 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki66c07fd2018-08-05 11:16:33 +053012#include <dt-bindings/clock/sun8i-r40-ccu.h>
13#include <dt-bindings/reset/sun8i-r40-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki66c07fd2018-08-05 11:16:33 +053015
16static struct ccu_clk_gate r40_gates[] = {
Andre Przywaraddf33c12019-01-29 15:54:09 +000017 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
18 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
19 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
20 [CLK_BUS_MMC3] = GATE(0x060, BIT(11)),
Jagan Tekibc123132019-02-27 20:02:06 +053021 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
22 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
23 [CLK_BUS_SPI2] = GATE(0x060, BIT(22)),
24 [CLK_BUS_SPI3] = GATE(0x060, BIT(23)),
Jagan Teki66c07fd2018-08-05 11:16:33 +053025 [CLK_BUS_OTG] = GATE(0x060, BIT(25)),
26 [CLK_BUS_EHCI0] = GATE(0x060, BIT(26)),
27 [CLK_BUS_EHCI1] = GATE(0x060, BIT(27)),
28 [CLK_BUS_EHCI2] = GATE(0x060, BIT(28)),
29 [CLK_BUS_OHCI0] = GATE(0x060, BIT(29)),
30 [CLK_BUS_OHCI1] = GATE(0x060, BIT(30)),
31 [CLK_BUS_OHCI2] = GATE(0x060, BIT(31)),
32
Jagan Teki836631b2019-02-28 00:26:57 +053033 [CLK_BUS_GMAC] = GATE(0x064, BIT(17)),
34
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050035 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
36 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
37 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
38 [CLK_BUS_I2C3] = GATE(0x06c, BIT(3)),
39 [CLK_BUS_I2C4] = GATE(0x06c, BIT(15)),
Jagan Teki8cf08ea2018-12-30 21:29:24 +053040 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
41 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
42 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
43 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
44 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
45 [CLK_BUS_UART5] = GATE(0x06c, BIT(21)),
46 [CLK_BUS_UART6] = GATE(0x06c, BIT(22)),
47 [CLK_BUS_UART7] = GATE(0x06c, BIT(23)),
48
Jagan Tekibc123132019-02-27 20:02:06 +053049 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
50 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
51 [CLK_SPI2] = GATE(0x0a8, BIT(31)),
52 [CLK_SPI3] = GATE(0x0ac, BIT(31)),
53
Jagan Teki66c07fd2018-08-05 11:16:33 +053054 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
55 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
56 [CLK_USB_PHY2] = GATE(0x0cc, BIT(10)),
57 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
58 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
59 [CLK_USB_OHCI2] = GATE(0x0cc, BIT(18)),
60};
61
62static struct ccu_reset r40_resets[] = {
63 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
64 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
65 [RST_USB_PHY2] = RESET(0x0cc, BIT(2)),
66
Andre Przywaraddf33c12019-01-29 15:54:09 +000067 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
68 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
69 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
70 [RST_BUS_MMC3] = RESET(0x2c0, BIT(11)),
Jagan Tekibc123132019-02-27 20:02:06 +053071 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
72 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
73 [RST_BUS_SPI2] = RESET(0x2c0, BIT(22)),
74 [RST_BUS_SPI3] = RESET(0x2c0, BIT(23)),
Jagan Teki66c07fd2018-08-05 11:16:33 +053075 [RST_BUS_OTG] = RESET(0x2c0, BIT(25)),
76 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(26)),
77 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(27)),
78 [RST_BUS_EHCI2] = RESET(0x2c0, BIT(28)),
79 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(29)),
80 [RST_BUS_OHCI1] = RESET(0x2c0, BIT(30)),
81 [RST_BUS_OHCI2] = RESET(0x2c0, BIT(31)),
Jagan Tekib490aa52018-12-30 21:37:31 +053082
Jagan Tekifc228202019-04-15 16:42:16 +053083 [RST_BUS_GMAC] = RESET(0x2c4, BIT(17)),
84
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050085 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
86 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
87 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
88 [RST_BUS_I2C3] = RESET(0x2d8, BIT(3)),
89 [RST_BUS_I2C4] = RESET(0x2d8, BIT(15)),
Jagan Tekib490aa52018-12-30 21:37:31 +053090 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
91 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
92 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
93 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
94 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
95 [RST_BUS_UART5] = RESET(0x2d8, BIT(21)),
96 [RST_BUS_UART6] = RESET(0x2d8, BIT(22)),
97 [RST_BUS_UART7] = RESET(0x2d8, BIT(23)),
Jagan Teki66c07fd2018-08-05 11:16:33 +053098};
99
100static const struct ccu_desc r40_ccu_desc = {
101 .gates = r40_gates,
102 .resets = r40_resets,
103};
104
105static int r40_clk_bind(struct udevice *dev)
106{
107 return sunxi_reset_bind(dev, ARRAY_SIZE(r40_resets));
108}
109
110static const struct udevice_id r40_clk_ids[] = {
111 { .compatible = "allwinner,sun8i-r40-ccu",
112 .data = (ulong)&r40_ccu_desc },
113 { }
114};
115
116U_BOOT_DRIVER(clk_sun8i_r40) = {
117 .name = "sun8i_r40_ccu",
118 .id = UCLASS_CLK,
119 .of_match = r40_clk_ids,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700120 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki66c07fd2018-08-05 11:16:33 +0530121 .ops = &sunxi_clk_ops,
122 .probe = sunxi_clk_probe,
123 .bind = r40_clk_bind,
124};