blob: 6342cdc35cd12507f1117d4ad1bcc056c8ff9e3f [file] [log] [blame]
Stefan Roese93e6bf42014-10-22 12:13:17 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * Header file for the Marvell's Feroceon CPU core.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
Stefan Roeseebda3ec2015-04-25 06:29:47 +020011#ifndef _MVEBU_SOC_H
12#define _MVEBU_SOC_H
Stefan Roese93e6bf42014-10-22 12:13:17 +020013
Phil Sutter22e553e2015-12-25 14:41:24 +010014#define SOC_MV78230_ID 0x7823
Stefan Roeseb158f372015-12-09 11:00:51 +010015#define SOC_MV78260_ID 0x7826
Stefan Roese93e6bf42014-10-22 12:13:17 +020016#define SOC_MV78460_ID 0x7846
Stefan Roese479f9af2016-02-10 07:23:00 +010017#define SOC_88F6720_ID 0x6720
Stefan Roese174d23e2015-04-25 06:29:51 +020018#define SOC_88F6810_ID 0x6810
19#define SOC_88F6820_ID 0x6820
20#define SOC_88F6828_ID 0x6828
21
Stefan Roese479f9af2016-02-10 07:23:00 +010022/* A375 revisions */
23#define MV_88F67XX_A0_ID 0x3
24
Stefan Roese174d23e2015-04-25 06:29:51 +020025/* A38x revisions */
26#define MV_88F68XX_Z1_ID 0x0
27#define MV_88F68XX_A0_ID 0x4
Stefan Roese93e6bf42014-10-22 12:13:17 +020028
29/* TCLK Core Clock definition */
30#ifndef CONFIG_SYS_TCLK
31#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
32#endif
33
Stefan Roesebadccc32015-07-16 10:40:05 +020034/* Armada XP PLL frequency (used for NAND clock generation) */
35#define CONFIG_SYS_MVEBU_PLL_CLOCK 2000000000
36
Stefan Roese93e6bf42014-10-22 12:13:17 +020037/* SOC specific definations */
38#define INTREG_BASE 0xd0000000
39#define INTREG_BASE_ADDR_REG (INTREG_BASE + 0x20080)
Stefan Roese99b3ea72015-08-25 13:49:41 +020040#if defined(CONFIG_SPL_BUILD)
Stefan Roese8588a7b2015-04-17 18:12:41 +020041/*
Stefan Roesee7c72282015-12-03 12:39:45 +010042 * The SPL U-Boot version still runs with the default
43 * address for the internal registers, configured by
44 * the BootROM. Only the main U-Boot version uses the
45 * new internal register base address, that also is
46 * required for the Linux kernel.
Stefan Roese8588a7b2015-04-17 18:12:41 +020047 */
48#define SOC_REGS_PHY_BASE 0xd0000000
49#else
Stefan Roese93e6bf42014-10-22 12:13:17 +020050#define SOC_REGS_PHY_BASE 0xf1000000
Stefan Roese8588a7b2015-04-17 18:12:41 +020051#endif
Stefan Roese93e6bf42014-10-22 12:13:17 +020052#define MVEBU_REGISTER(x) (SOC_REGS_PHY_BASE + x)
53
54#define MVEBU_SDRAM_SCRATCH (MVEBU_REGISTER(0x01504))
Stefan Roese174d23e2015-04-25 06:29:51 +020055#define MVEBU_L2_CACHE_BASE (MVEBU_REGISTER(0x08000))
56#define CONFIG_SYS_PL310_BASE MVEBU_L2_CACHE_BASE
Stefan Roese93e6bf42014-10-22 12:13:17 +020057#define MVEBU_TWSI_BASE (MVEBU_REGISTER(0x11000))
Stefan Roese48a1cd32016-04-08 15:58:28 +020058#define MVEBU_TWSI1_BASE (MVEBU_REGISTER(0x11100))
Stefan Roese93e6bf42014-10-22 12:13:17 +020059#define MVEBU_MPP_BASE (MVEBU_REGISTER(0x18000))
60#define MVEBU_GPIO0_BASE (MVEBU_REGISTER(0x18100))
61#define MVEBU_GPIO1_BASE (MVEBU_REGISTER(0x18140))
62#define MVEBU_GPIO2_BASE (MVEBU_REGISTER(0x18180))
63#define MVEBU_SYSTEM_REG_BASE (MVEBU_REGISTER(0x18200))
Stefan Roesebadccc32015-07-16 10:40:05 +020064#define MVEBU_CLOCK_BASE (MVEBU_REGISTER(0x18700))
Stefan Roese93e6bf42014-10-22 12:13:17 +020065#define MVEBU_CPU_WIN_BASE (MVEBU_REGISTER(0x20000))
66#define MVEBU_SDRAM_BASE (MVEBU_REGISTER(0x20180))
67#define MVEBU_TIMER_BASE (MVEBU_REGISTER(0x20300))
Stefan Roese93e6bf42014-10-22 12:13:17 +020068#define MVEBU_REG_PCIE_BASE (MVEBU_REGISTER(0x40000))
Stefan Roesef43d3232015-07-22 18:26:13 +020069#define MVEBU_AXP_USB_BASE (MVEBU_REGISTER(0x50000))
Stefan Roese9aa31972015-06-29 14:58:15 +020070#define MVEBU_USB20_BASE (MVEBU_REGISTER(0x58000))
Anton Schubert3ceae9e2015-07-15 14:50:05 +020071#define MVEBU_AXP_SATA_BASE (MVEBU_REGISTER(0xa0000))
Stefan Roesebb1c0bd2015-06-29 14:58:13 +020072#define MVEBU_SATA0_BASE (MVEBU_REGISTER(0xa8000))
Stefan Roesebadccc32015-07-16 10:40:05 +020073#define MVEBU_NAND_BASE (MVEBU_REGISTER(0xd0000))
Stefan Roesed3e34732015-06-29 14:58:10 +020074#define MVEBU_SDIO_BASE (MVEBU_REGISTER(0xd8000))
Stefan Roeseab91fd52016-01-20 08:13:28 +010075#define MVEBU_LCD_BASE (MVEBU_REGISTER(0xe0000))
Chris Packham460086e2016-08-22 12:38:39 +120076#define MVEBU_DFX_BASE (MVEBU_REGISTER(0xe4000))
Stefan Roese93e6bf42014-10-22 12:13:17 +020077
Stefan Roese8ac6dab2015-07-01 13:28:39 +020078#define SOC_COHERENCY_FABRIC_CTRL_REG (MVEBU_REGISTER(0x20200))
79#define MBUS_ERR_PROP_EN (1 << 8)
80
Stefan Roesec049ca02015-07-01 12:44:51 +020081#define MBUS_BRIDGE_WIN_CTRL_REG (MVEBU_REGISTER(0x20250))
82#define MBUS_BRIDGE_WIN_BASE_REG (MVEBU_REGISTER(0x20254))
83
Stefan Roesebadccc32015-07-16 10:40:05 +020084#define MVEBU_SOC_DEV_MUX_REG (MVEBU_SYSTEM_REG_BASE + 0x08)
85#define NAND_EN BIT(0)
86#define NAND_ARBITER_EN BIT(27)
87
88#define ARMADA_XP_PUP_ENABLE (MVEBU_SYSTEM_REG_BASE + 0x44c)
89#define GE0_PUP_EN BIT(0)
90#define GE1_PUP_EN BIT(1)
91#define LCD_PUP_EN BIT(2)
92#define NAND_PUP_EN BIT(4)
93#define SPI_PUP_EN BIT(5)
94
95#define MVEBU_CORE_DIV_CLK_CTRL(i) (MVEBU_CLOCK_BASE + ((i) * 0x8))
Chris Packham460086e2016-08-22 12:38:39 +120096#define MVEBU_DFX_DIV_CLK_CTRL(i) (MVEBU_DFX_BASE + 0x250 + ((i) * 0x4))
Stefan Roesebadccc32015-07-16 10:40:05 +020097#define NAND_ECC_DIVCKL_RATIO_OFFS 8
98#define NAND_ECC_DIVCKL_RATIO_MASK (0x3F << NAND_ECC_DIVCKL_RATIO_OFFS)
99
Stefan Roese93e6bf42014-10-22 12:13:17 +0200100#define SDRAM_MAX_CS 4
101#define SDRAM_ADDR_MASK 0xFF000000
102
Stefan Roeseebda3ec2015-04-25 06:29:47 +0200103/* MVEBU CPU memory windows */
Stefan Roese93e6bf42014-10-22 12:13:17 +0200104#define MVCPU_WIN_CTRL_DATA CPU_WIN_CTRL_DATA
105#define MVCPU_WIN_ENABLE CPU_WIN_ENABLE
106#define MVCPU_WIN_DISABLE CPU_WIN_DISABLE
107
Phil Sutter68010aa2015-12-25 14:41:20 +0100108#define COMPHY_REFCLK_ALIGNMENT (MVEBU_REGISTER(0x182f8))
109
Stefan Roese04ec0d32016-01-07 14:12:04 +0100110/* BootROM error register (also includes some status infos) */
111#define CONFIG_BOOTROM_ERR_REG (MVEBU_REGISTER(0x182d0))
112#define BOOTROM_ERR_MODE_OFFS 28
113#define BOOTROM_ERR_MODE_MASK (0xf << BOOTROM_ERR_MODE_OFFS)
114#define BOOTROM_ERR_MODE_UART 0x6
115
Stefan Roese479f9af2016-02-10 07:23:00 +0100116#if defined(CONFIG_ARMADA_375)
117/* SAR values for Armada 375 */
118#define CONFIG_SAR_REG (MVEBU_REGISTER(0xe8200))
119#define CONFIG_SAR2_REG (MVEBU_REGISTER(0xe8204))
120
121#define SAR_CPU_FREQ_OFFS 17
122#define SAR_CPU_FREQ_MASK (0x1f << SAR_CPU_FREQ_OFFS)
123
124#define BOOT_DEV_SEL_OFFS 3
125#define BOOT_DEV_SEL_MASK (0x3f << BOOT_DEV_SEL_OFFS)
126
127#define BOOT_FROM_UART 0x30
128#define BOOT_FROM_SPI 0x38
129#elif defined(CONFIG_ARMADA_38X)
Stefan Roesec03a2132016-01-07 14:03:11 +0100130/* SAR values for Armada 38x */
131#define CONFIG_SAR_REG (MVEBU_REGISTER(0x18600))
Stefan Roese44e7ebd2016-01-07 14:09:09 +0100132
Stefan Roesec03a2132016-01-07 14:03:11 +0100133#define SAR_CPU_FREQ_OFFS 10
134#define SAR_CPU_FREQ_MASK (0x1f << SAR_CPU_FREQ_OFFS)
135#define SAR_BOOT_DEVICE_OFFS 4
136#define SAR_BOOT_DEVICE_MASK (0x1f << SAR_BOOT_DEVICE_OFFS)
Stefan Roese44e7ebd2016-01-07 14:09:09 +0100137
138#define BOOT_DEV_SEL_OFFS 4
Stefan Roese04ec0d32016-01-07 14:12:04 +0100139#define BOOT_DEV_SEL_MASK (0x3f << BOOT_DEV_SEL_OFFS)
Stefan Roese44e7ebd2016-01-07 14:09:09 +0100140
141#define BOOT_FROM_UART 0x28
142#define BOOT_FROM_SPI 0x32
143#define BOOT_FROM_MMC 0x30
144#define BOOT_FROM_MMC_ALT 0x31
Stefan Roesec03a2132016-01-07 14:03:11 +0100145#else
146/* SAR values for Armada XP */
147#define CONFIG_SAR_REG (MVEBU_REGISTER(0x18230))
148#define CONFIG_SAR2_REG (MVEBU_REGISTER(0x18234))
Stefan Roese44e7ebd2016-01-07 14:09:09 +0100149
Stefan Roesec03a2132016-01-07 14:03:11 +0100150#define SAR_CPU_FREQ_OFFS 21
151#define SAR_CPU_FREQ_MASK (0x7 << SAR_CPU_FREQ_OFFS)
152#define SAR_FFC_FREQ_OFFS 24
153#define SAR_FFC_FREQ_MASK (0xf << SAR_FFC_FREQ_OFFS)
154#define SAR2_CPU_FREQ_OFFS 20
155#define SAR2_CPU_FREQ_MASK (0x1 << SAR2_CPU_FREQ_OFFS)
156#define SAR_BOOT_DEVICE_OFFS 5
157#define SAR_BOOT_DEVICE_MASK (0xf << SAR_BOOT_DEVICE_OFFS)
Stefan Roese44e7ebd2016-01-07 14:09:09 +0100158
159#define BOOT_DEV_SEL_OFFS 5
160#define BOOT_DEV_SEL_MASK (0xf << BOOT_DEV_SEL_OFFS)
161
162#define BOOT_FROM_UART 0x2
163#define BOOT_FROM_SPI 0x3
Stefan Roesec03a2132016-01-07 14:03:11 +0100164#endif
165
Stefan Roeseebda3ec2015-04-25 06:29:47 +0200166#endif /* _MVEBU_SOC_H */