blob: afec9ba24253fe21562240dbb4a9166512c11c6f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Macpaul Lin01cfa112010-10-19 17:05:51 +08002/*
3 * Copyright (C) 2011 Andes Technology Corporation
4 * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
5 * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
Macpaul Lin01cfa112010-10-19 17:05:51 +08006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Masahiro Yamada499a5382015-07-15 20:59:28 +090011#include <asm/arch-ag101/ag101.h>
Macpaul Lin01cfa112010-10-19 17:05:51 +080012
13/*
14 * CPU and Board Configuration Options
15 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080016#define CONFIG_USE_INTERRUPT
17
18#define CONFIG_SKIP_LOWLEVEL_INIT
19
rick702affe2017-08-29 10:12:02 +080020#define CONFIG_ARCH_MAP_SYSMEM
rickf1113c92017-05-18 14:37:53 +080021
rickf1113c92017-05-18 14:37:53 +080022#define CONFIG_BOOTP_SERVERIP
ken kuo3756a372013-06-08 11:14:12 +080023
Macpaul Lin01cfa112010-10-19 17:05:51 +080024#ifndef CONFIG_SKIP_LOWLEVEL_INIT
25#define CONFIG_MEM_REMAP
26#endif
27
28#ifdef CONFIG_SKIP_LOWLEVEL_INIT
rick2492bfc2017-04-17 14:41:58 +080029#ifdef CONFIG_OF_CONTROL
30#undef CONFIG_OF_SEPARATE
31#define CONFIG_OF_EMBED
32#endif
Kun-Hua Huang89299e22015-08-24 14:52:35 +080033#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +080034
35/*
36 * Timer
37 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080038#define CONFIG_SYS_CLK_FREQ 39062500
39#define VERSION_CLOCK CONFIG_SYS_CLK_FREQ
40
41/*
42 * Use Externel CLOCK or PCLK
43 */
44#undef CONFIG_FTRTC010_EXTCLK
45
46#ifndef CONFIG_FTRTC010_EXTCLK
47#define CONFIG_FTRTC010_PCLK
48#endif
49
50#ifdef CONFIG_FTRTC010_EXTCLK
51#define TIMER_CLOCK 32768 /* CONFIG_FTRTC010_EXTCLK */
52#else
53#define TIMER_CLOCK CONFIG_SYS_HZ /* CONFIG_FTRTC010_PCLK */
54#endif
55
56#define TIMER_LOAD_VAL 0xffffffff
57
58/*
59 * Real Time Clock
60 */
61#define CONFIG_RTC_FTRTC010
62
63/*
64 * Real Time Clock Divider
65 * RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ)
66 */
67#define OSC_5MHZ (5*1000000)
68#define OSC_CLK (4*OSC_5MHZ)
69#define RTC_DIV_COUNT (0.5) /* Why?? */
70
71/*
72 * Serial console configuration
73 */
74
75/* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080076#define CONFIG_SYS_NS16550_SERIAL
77#define CONFIG_SYS_NS16550_COM1 CONFIG_FTUART010_02_BASE
rick2492bfc2017-04-17 14:41:58 +080078#ifndef CONFIG_DM_SERIAL
Macpaul Lin01cfa112010-10-19 17:05:51 +080079#define CONFIG_SYS_NS16550_REG_SIZE -4
rick2492bfc2017-04-17 14:41:58 +080080#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +080081#define CONFIG_SYS_NS16550_CLK ((18432000 * 20) / 25) /* AG101P */
82
Macpaul Lin01cfa112010-10-19 17:05:51 +080083/*
Macpaul Lin01cfa112010-10-19 17:05:51 +080084 * Miscellaneous configurable options
85 */
Macpaul Lin01cfa112010-10-19 17:05:51 +080086
Macpaul Lin01cfa112010-10-19 17:05:51 +080087/*
Macpaul Lin01cfa112010-10-19 17:05:51 +080088 * Size of malloc() pool
89 */
90/* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */
91#define CONFIG_SYS_MALLOC_LEN (512 << 10)
92
93/*
Macpaul Lin01cfa112010-10-19 17:05:51 +080094 * AHB Controller configuration
95 */
96#define CONFIG_FTAHBC020S
97
98#ifdef CONFIG_FTAHBC020S
99#include <faraday/ftahbc020s.h>
100
101/* Address of PHYS_SDRAM_0 before memory remap is at 0x(100)00000 */
102#define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE 0x100
103
104/*
105 * CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6: this define is used in lowlevel_init.S,
106 * hence we cannot use FTAHBC020S_BSR_SIZE(2048) since it will use ffs() wrote
107 * in C language.
108 */
109#define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6 \
110 (FTAHBC020S_SLAVE_BSR_BASE(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE) | \
111 FTAHBC020S_SLAVE_BSR_SIZE(0xb))
112#endif
113
114/*
115 * Watchdog
116 */
117#define CONFIG_FTWDT010_WATCHDOG
118
119/*
120 * PMU Power controller configuration
121 */
122#define CONFIG_PMU
123#define CONFIG_FTPMU010_POWER
124
125#ifdef CONFIG_FTPMU010_POWER
126#include <faraday/ftpmu010.h>
127#define CONFIG_SYS_FTPMU010_PDLLCR0_HCLKOUTDIS 0x0E
128#define CONFIG_SYS_FTPMU010_SDRAMHTC (FTPMU010_SDRAMHTC_EBICTRL_DCSR | \
129 FTPMU010_SDRAMHTC_EBIDATA_DCSR | \
130 FTPMU010_SDRAMHTC_SDRAMCS_DCSR | \
131 FTPMU010_SDRAMHTC_SDRAMCTL_DCSR | \
132 FTPMU010_SDRAMHTC_CKE_DCSR | \
133 FTPMU010_SDRAMHTC_DQM_DCSR | \
134 FTPMU010_SDRAMHTC_SDCLK_DCSR)
135#endif
136
137/*
138 * SDRAM controller configuration
139 */
140#define CONFIG_FTSDMC021
141
142#ifdef CONFIG_FTSDMC021
143#include <faraday/ftsdmc021.h>
144
145#define CONFIG_SYS_FTSDMC021_TP1 (FTSDMC021_TP1_TRAS(2) | \
146 FTSDMC021_TP1_TRP(1) | \
147 FTSDMC021_TP1_TRCD(1) | \
148 FTSDMC021_TP1_TRF(3) | \
149 FTSDMC021_TP1_TWR(1) | \
150 FTSDMC021_TP1_TCL(2))
151
152#define CONFIG_SYS_FTSDMC021_TP2 (FTSDMC021_TP2_INI_PREC(4) | \
153 FTSDMC021_TP2_INI_REFT(8) | \
154 FTSDMC021_TP2_REF_INTV(0x180))
155
156/*
157 * CONFIG_SYS_FTSDMC021_CR1: this define is used in lowlevel_init.S,
158 * hence we cannot use FTSDMC021_BANK_SIZE(64) since it will use ffs() wrote in
159 * C language.
160 */
161#define CONFIG_SYS_FTSDMC021_CR1 (FTSDMC021_CR1_DDW(2) | \
162 FTSDMC021_CR1_DSZ(3) | \
163 FTSDMC021_CR1_MBW(2) | \
164 FTSDMC021_CR1_BNKSIZE(6))
165
166#define CONFIG_SYS_FTSDMC021_CR2 (FTSDMC021_CR2_IPREC | \
167 FTSDMC021_CR2_IREF | \
168 FTSDMC021_CR2_ISMR)
169
170#define CONFIG_SYS_FTSDMC021_BANK0_BASE CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE
171#define CONFIG_SYS_FTSDMC021_BANK0_BSR (FTSDMC021_BANK_ENABLE | \
172 CONFIG_SYS_FTSDMC021_BANK0_BASE)
173
ken kuo7abab272013-06-08 11:14:09 +0800174#define CONFIG_SYS_FTSDMC021_BANK1_BASE \
175 (CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE + (PHYS_SDRAM_0_SIZE >> 20))
176#define CONFIG_SYS_FTSDMC021_BANK1_BSR (FTSDMC021_BANK_ENABLE | \
177 CONFIG_SYS_FTSDMC021_BANK1_BASE)
Macpaul Lin01cfa112010-10-19 17:05:51 +0800178#endif
179
180/*
181 * Physical Memory Map
182 */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800183#ifdef CONFIG_SKIP_LOWLEVEL_INIT
184#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
185#else
186#ifdef CONFIG_MEM_REMAP
187#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
188#else
189#define PHYS_SDRAM_0 0x80000000 /* SDRAM Bank #1 */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800190#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +0800191#endif
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800192
ken kuo7abab272013-06-08 11:14:09 +0800193#define PHYS_SDRAM_1 \
194 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800195
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800196#ifdef CONFIG_SKIP_LOWLEVEL_INIT
197#define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
198#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
199#else
200#ifdef CONFIG_MEM_REMAP
201#define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
202#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
203#else
204#define PHYS_SDRAM_0_SIZE 0x08000000 /* 128 MB */
205#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
206#endif
207#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +0800208
209#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
210
211#ifdef CONFIG_MEM_REMAP
212#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0xA0000 - \
213 GENERATED_GBL_DATA_SIZE)
214#else
215#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
216 GENERATED_GBL_DATA_SIZE)
217#endif /* CONFIG_MEM_REMAP */
218
219/*
220 * Load address and memory test area should agree with
Bin Meng75574052016-02-05 19:30:11 -0800221 * arch/nds32/config.mk. Be careful not to overwrite U-Boot itself.
Macpaul Lin01cfa112010-10-19 17:05:51 +0800222 */
223#define CONFIG_SYS_LOAD_ADDR 0x300000
224
225/* memtest works on 63 MB in DRAM */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800226
227/*
228 * Static memory controller configuration
229 */
230#define CONFIG_FTSMC020
231
232#ifdef CONFIG_FTSMC020
233#include <faraday/ftsmc020.h>
234
235#define CONFIG_SYS_FTSMC020_CONFIGS { \
236 { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \
237 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \
238}
239
240#ifndef CONFIG_SKIP_LOWLEVEL_INIT /* FLASH is on BANK 0 */
241#define FTSMC020_BANK0_LOWLV_CONFIG (FTSMC020_BANK_ENABLE | \
242 FTSMC020_BANK_SIZE_32M | \
243 FTSMC020_BANK_MBW_32)
244
245#define FTSMC020_BANK0_LOWLV_TIMING (FTSMC020_TPR_RBE | \
246 FTSMC020_TPR_AST(1) | \
247 FTSMC020_TPR_CTW(1) | \
248 FTSMC020_TPR_ATI(1) | \
249 FTSMC020_TPR_AT2(1) | \
250 FTSMC020_TPR_WTC(1) | \
251 FTSMC020_TPR_AHT(1) | \
252 FTSMC020_TPR_TRNA(1))
253#endif
254
255/*
256 * FLASH on ADP_AG101P is connected to BANK0
257 * Just disalbe the other BANK to avoid detection error.
258 */
259#define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_ENABLE | \
260 FTSMC020_BANK_BASE(PHYS_FLASH_1) | \
261 FTSMC020_BANK_SIZE_32M | \
262 FTSMC020_BANK_MBW_32)
263
264#define FTSMC020_BANK0_TIMING (FTSMC020_TPR_AST(3) | \
265 FTSMC020_TPR_CTW(3) | \
266 FTSMC020_TPR_ATI(0xf) | \
267 FTSMC020_TPR_AT2(3) | \
268 FTSMC020_TPR_WTC(3) | \
269 FTSMC020_TPR_AHT(3) | \
270 FTSMC020_TPR_TRNA(0xf))
271
272#define FTSMC020_BANK1_CONFIG (0x00)
273#define FTSMC020_BANK1_TIMING (0x00)
274#endif /* CONFIG_FTSMC020 */
275
276/*
277 * FLASH and environment organization
278 */
279/* use CFI framework */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800280
281#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800282#define CONFIG_SYS_CFI_FLASH_STATUS_POLL
Macpaul Lin01cfa112010-10-19 17:05:51 +0800283
284/* support JEDEC */
285
286/* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
287#ifdef CONFIG_SKIP_LOWLEVEL_INIT
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800288#define PHYS_FLASH_1 0x80000000 /* BANK 0 */
289#else
Macpaul Lin01cfa112010-10-19 17:05:51 +0800290#ifdef CONFIG_MEM_REMAP
291#define PHYS_FLASH_1 0x80000000 /* BANK 0 */
292#else
293#define PHYS_FLASH_1 0x00000000 /* BANK 0 */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800294#endif
Macpaul Lin01cfa112010-10-19 17:05:51 +0800295#endif /* CONFIG_MEM_REMAP */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800296
297#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
298#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
299#define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
300
301#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
302#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
303
304/* max number of memory banks */
305/*
306 * There are 4 banks supported for this Controller,
307 * but we have only 1 bank connected to flash on board
308 */
rickf1113c92017-05-18 14:37:53 +0800309#ifndef CONFIG_SYS_MAX_FLASH_BANKS_DETECT
Macpaul Lin01cfa112010-10-19 17:05:51 +0800310#define CONFIG_SYS_MAX_FLASH_BANKS 1
rickf1113c92017-05-18 14:37:53 +0800311#endif
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800312#define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
Macpaul Lin01cfa112010-10-19 17:05:51 +0800313
314/* max number of sectors on one chip */
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800315#define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
Kun-Hua Huang89299e22015-08-24 14:52:35 +0800316#define CONFIG_SYS_MAX_FLASH_SECT 512
Macpaul Lin01cfa112010-10-19 17:05:51 +0800317
318/* environments */
Macpaul Lin01cfa112010-10-19 17:05:51 +0800319
rickf1113c92017-05-18 14:37:53 +0800320/*
321 * For booting Linux, the board info and command line data
322 * have to be in the first 16 MB of memory, since this is
323 * the maximum mapped by the Linux kernel during initialization.
324 */
325
326/* Initial Memory map for Linux*/
327#define CONFIG_SYS_BOOTMAPSZ (64 << 20)
328/* Increase max gunzip size */
329#define CONFIG_SYS_BOOTM_LEN (64 << 20)
330
Macpaul Lin01cfa112010-10-19 17:05:51 +0800331#endif /* __CONFIG_H */