wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for ARM925 CPU-core |
| 3 | * |
| 4 | * Copyright (c) 2003 Texas Instruments |
| 5 | * |
| 6 | * ----- Adapted for OMAP1510 from ARM920 code ------ |
| 7 | * |
| 8 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 9 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 10 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 11 | * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 12 | * Copyright (c) 2003 Kshitij <kshitij@ti.com> |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 13 | * |
| 14 | * See file CREDITS for list of people who contributed to this |
| 15 | * project. |
| 16 | * |
| 17 | * This program is free software; you can redistribute it and/or |
| 18 | * modify it under the terms of the GNU General Public License as |
| 19 | * published by the Free Software Foundation; either version 2 of |
| 20 | * the License, or (at your option) any later version. |
| 21 | * |
| 22 | * This program is distributed in the hope that it will be useful, |
| 23 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 24 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 25 | * GNU General Public License for more details. |
| 26 | * |
| 27 | * You should have received a copy of the GNU General Public License |
| 28 | * along with this program; if not, write to the Free Software |
| 29 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 30 | * MA 02111-1307 USA |
| 31 | */ |
| 32 | |
| 33 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 34 | #include <config.h> |
| 35 | #include <version.h> |
| 36 | |
| 37 | #if defined(CONFIG_OMAP1510) |
| 38 | #include <./configs/omap1510.h> |
| 39 | #endif |
| 40 | |
| 41 | /* |
| 42 | ************************************************************************* |
| 43 | * |
| 44 | * Jump vector table as in table 3.1 in [1] |
| 45 | * |
| 46 | ************************************************************************* |
| 47 | */ |
| 48 | |
| 49 | |
| 50 | .globl _start |
| 51 | _start: b reset |
| 52 | ldr pc, _undefined_instruction |
| 53 | ldr pc, _software_interrupt |
| 54 | ldr pc, _prefetch_abort |
| 55 | ldr pc, _data_abort |
| 56 | ldr pc, _not_used |
| 57 | ldr pc, _irq |
| 58 | ldr pc, _fiq |
| 59 | |
| 60 | _undefined_instruction: .word undefined_instruction |
| 61 | _software_interrupt: .word software_interrupt |
| 62 | _prefetch_abort: .word prefetch_abort |
| 63 | _data_abort: .word data_abort |
| 64 | _not_used: .word not_used |
| 65 | _irq: .word irq |
| 66 | _fiq: .word fiq |
| 67 | |
| 68 | .balignl 16,0xdeadbeef |
| 69 | |
| 70 | |
| 71 | /* |
| 72 | ************************************************************************* |
| 73 | * |
| 74 | * Startup Code (reset vector) |
| 75 | * |
| 76 | * do important init only if we don't start from memory! |
| 77 | * setup Memory and board specific bits prior to relocation. |
| 78 | * relocate armboot to ram |
| 79 | * setup stack |
| 80 | * |
| 81 | ************************************************************************* |
| 82 | */ |
| 83 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 84 | _TEXT_BASE: |
| 85 | .word TEXT_BASE |
| 86 | |
| 87 | .globl _armboot_start |
| 88 | _armboot_start: |
| 89 | .word _start |
| 90 | |
| 91 | /* |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 92 | * These are defined in the board-specific linker script. |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 93 | */ |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 94 | .globl _bss_start |
| 95 | _bss_start: |
| 96 | .word __bss_start |
| 97 | |
| 98 | .globl _bss_end |
| 99 | _bss_end: |
| 100 | .word _end |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 101 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 102 | #ifdef CONFIG_USE_IRQ |
| 103 | /* IRQ stack memory (calculated at run-time) */ |
| 104 | .globl IRQ_STACK_START |
| 105 | IRQ_STACK_START: |
| 106 | .word 0x0badc0de |
| 107 | |
| 108 | /* IRQ stack memory (calculated at run-time) */ |
| 109 | .globl FIQ_STACK_START |
| 110 | FIQ_STACK_START: |
| 111 | .word 0x0badc0de |
| 112 | #endif |
| 113 | |
| 114 | |
| 115 | /* |
| 116 | * the actual reset code |
| 117 | */ |
| 118 | |
| 119 | reset: |
| 120 | /* |
| 121 | * set the cpu to SVC32 mode |
| 122 | */ |
| 123 | mrs r0,cpsr |
| 124 | bic r0,r0,#0x1f |
| 125 | orr r0,r0,#0xd3 |
| 126 | msr cpsr,r0 |
wdenk | 21136db | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 127 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 128 | /* |
| 129 | * Set up 925T mode |
| 130 | */ |
| 131 | mov r1, #0x81 /* Set ARM925T configuration. */ |
| 132 | mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */ |
| 133 | |
wdenk | 21136db | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 134 | /* |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 135 | * turn off the watchdog, unlock/diable sequence |
| 136 | */ |
| 137 | mov r1, #0xF5 |
| 138 | ldr r0, =WDTIM_MODE |
| 139 | strh r1, [r0] |
| 140 | mov r1, #0xA0 |
| 141 | strh r1, [r0] |
| 142 | |
| 143 | /* |
| 144 | * mask all IRQs by setting all bits in the INTMR - default |
| 145 | */ |
| 146 | mov r1, #0xffffffff |
| 147 | ldr r0, =REG_IHL1_MIR |
| 148 | str r1, [r0] |
| 149 | ldr r0, =REG_IHL2_MIR |
| 150 | str r1, [r0] |
| 151 | |
wdenk | 21136db | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 152 | /* |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 153 | * wait for dpll to lock |
wdenk | 21136db | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 154 | */ |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 155 | ldr r0, =CK_DPLL1 |
| 156 | mov r1, #0x10 |
| 157 | strh r1, [r0] |
| 158 | poll1: |
| 159 | ldrh r1, [r0] |
| 160 | ands r1, r1, #0x01 |
| 161 | beq poll1 |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 162 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 163 | /* |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 164 | * we do sys-critical inits only at reboot, |
| 165 | * not when booting from ram! |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 166 | */ |
wdenk | 3d3d99f | 2005-04-04 12:44:11 +0000 | [diff] [blame] | 167 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 168 | bl cpu_init_crit |
| 169 | #endif |
| 170 | |
wdenk | 3d3d99f | 2005-04-04 12:44:11 +0000 | [diff] [blame] | 171 | #ifndef CONFIG_SKIP_RELOCATE_UBOOT |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 172 | relocate: /* relocate U-Boot to RAM */ |
| 173 | adr r0, _start /* r0 <- current position of code */ |
| 174 | ldr r1, _TEXT_BASE /* test if we run from flash or RAM */ |
| 175 | cmp r0, r1 /* don't reloc during debug */ |
| 176 | beq stack_setup |
| 177 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 178 | ldr r2, _armboot_start |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 179 | ldr r3, _bss_start |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 180 | sub r2, r3, r2 /* r2 <- size of armboot */ |
| 181 | add r2, r0, r2 /* r2 <- source end address */ |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 182 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 183 | copy_loop: |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 184 | ldmia r0!, {r3-r10} /* copy from source address [r0] */ |
| 185 | stmia r1!, {r3-r10} /* copy to target address [r1] */ |
| 186 | cmp r0, r2 /* until source end addreee [r2] */ |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 187 | ble copy_loop |
wdenk | 3d3d99f | 2005-04-04 12:44:11 +0000 | [diff] [blame] | 188 | #endif /* CONFIG_SKIP_RELOCATE_UBOOT */ |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 189 | |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 190 | /* Set up the stack */ |
| 191 | stack_setup: |
| 192 | ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */ |
| 194 | sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */ |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 195 | #ifdef CONFIG_USE_IRQ |
| 196 | sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ) |
| 197 | #endif |
| 198 | sub sp, r0, #12 /* leave 3 words for abort-stack */ |
Vitaly Kuzmichev | 9c2cec4 | 2010-06-15 22:18:11 +0400 | [diff] [blame] | 199 | bic sp, sp, #7 /* 8-byte alignment for ABI compliance */ |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 200 | |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 201 | clear_bss: |
| 202 | ldr r0, _bss_start /* find start of bss segment */ |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 203 | ldr r1, _bss_end /* stop here */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 204 | mov r2, #0x00000000 /* clear */ |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 205 | |
| 206 | clbss_l:str r2, [r0] /* clear loop... */ |
| 207 | add r0, r0, #4 |
| 208 | cmp r0, r1 |
wdenk | 26c5843 | 2005-01-09 17:12:27 +0000 | [diff] [blame] | 209 | ble clbss_l |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 210 | |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 211 | ldr pc, _start_armboot |
| 212 | |
| 213 | _start_armboot: .word start_armboot |
| 214 | |
| 215 | |
| 216 | /* |
| 217 | ************************************************************************* |
| 218 | * |
| 219 | * CPU_init_critical registers |
| 220 | * |
| 221 | * setup important registers |
| 222 | * setup memory timing |
| 223 | * |
| 224 | ************************************************************************* |
| 225 | */ |
| 226 | |
| 227 | |
| 228 | cpu_init_crit: |
| 229 | /* |
| 230 | * flush v4 I/D caches |
| 231 | */ |
| 232 | mov r0, #0 |
| 233 | mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */ |
| 234 | mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */ |
| 235 | |
| 236 | /* |
| 237 | * disable MMU stuff and caches |
| 238 | */ |
| 239 | mrc p15, 0, r0, c1, c0, 0 |
| 240 | bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS) |
| 241 | bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM) |
| 242 | orr r0, r0, #0x00000002 @ set bit 2 (A) Align |
| 243 | orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache |
| 244 | mcr p15, 0, r0, c1, c0, 0 |
| 245 | |
| 246 | /* |
| 247 | * Go setup Memory and board specific bits prior to relocation. |
| 248 | */ |
| 249 | mov ip, lr /* perserve link reg across call */ |
Wolfgang Denk | 7f88a5e | 2005-10-06 17:08:18 +0200 | [diff] [blame] | 250 | bl lowlevel_init /* go setup pll,mux,memory */ |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 251 | mov lr, ip /* restore link */ |
| 252 | mov pc, lr /* back to my caller */ |
| 253 | /* |
| 254 | ************************************************************************* |
| 255 | * |
| 256 | * Interrupt handling |
| 257 | * |
| 258 | ************************************************************************* |
| 259 | */ |
| 260 | |
| 261 | @ |
| 262 | @ IRQ stack frame. |
| 263 | @ |
| 264 | #define S_FRAME_SIZE 72 |
| 265 | |
| 266 | #define S_OLD_R0 68 |
| 267 | #define S_PSR 64 |
| 268 | #define S_PC 60 |
| 269 | #define S_LR 56 |
| 270 | #define S_SP 52 |
| 271 | |
| 272 | #define S_IP 48 |
| 273 | #define S_FP 44 |
| 274 | #define S_R10 40 |
| 275 | #define S_R9 36 |
| 276 | #define S_R8 32 |
| 277 | #define S_R7 28 |
| 278 | #define S_R6 24 |
| 279 | #define S_R5 20 |
| 280 | #define S_R4 16 |
| 281 | #define S_R3 12 |
| 282 | #define S_R2 8 |
| 283 | #define S_R1 4 |
| 284 | #define S_R0 0 |
| 285 | |
| 286 | #define MODE_SVC 0x13 |
| 287 | #define I_BIT 0x80 |
| 288 | |
| 289 | /* |
| 290 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 291 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 292 | */ |
| 293 | |
| 294 | .macro bad_save_user_regs |
| 295 | sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack |
| 296 | stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12 |
| 297 | |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 298 | ldr r2, _armboot_start |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN) |
| 300 | sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 301 | ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs) |
| 302 | add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack |
| 303 | |
| 304 | add r5, sp, #S_SP |
| 305 | mov r1, lr |
| 306 | stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr |
| 307 | mov r0, sp @ save current stack into r0 (param register) |
| 308 | .endm |
| 309 | |
| 310 | .macro irq_save_user_regs |
| 311 | sub sp, sp, #S_FRAME_SIZE |
| 312 | stmia sp, {r0 - r12} @ Calling r0-r12 |
| 313 | add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good. |
| 314 | stmdb r8, {sp, lr}^ @ Calling SP, LR |
| 315 | str lr, [r8, #0] @ Save calling PC |
| 316 | mrs r6, spsr |
| 317 | str r6, [r8, #4] @ Save CPSR |
| 318 | str r0, [r8, #8] @ Save OLD_R0 |
| 319 | mov r0, sp |
| 320 | .endm |
| 321 | |
| 322 | .macro irq_restore_user_regs |
| 323 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 324 | mov r0, r0 |
| 325 | ldr lr, [sp, #S_PC] @ Get PC |
| 326 | add sp, sp, #S_FRAME_SIZE |
| 327 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 328 | .endm |
| 329 | |
| 330 | .macro get_bad_stack |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 331 | ldr r13, _armboot_start @ setup our mode stack |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN) |
| 333 | sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 334 | |
| 335 | str lr, [r13] @ save caller lr in position 0 of saved stack |
| 336 | mrs lr, spsr @ get the spsr |
| 337 | str lr, [r13, #4] @ save spsr in position 1 of saved stack |
| 338 | |
| 339 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 340 | @ msr spsr_c, r13 |
| 341 | msr spsr, r13 @ switch modes, make sure moves will execute |
| 342 | mov lr, pc @ capture return pc |
| 343 | movs pc, lr @ jump to next instruction & switch modes. |
| 344 | .endm |
| 345 | |
| 346 | .macro get_irq_stack @ setup IRQ stack |
| 347 | ldr sp, IRQ_STACK_START |
| 348 | .endm |
| 349 | |
| 350 | .macro get_fiq_stack @ setup FIQ stack |
| 351 | ldr sp, FIQ_STACK_START |
| 352 | .endm |
| 353 | |
| 354 | /* |
| 355 | * exception handlers |
| 356 | */ |
| 357 | .align 5 |
| 358 | undefined_instruction: |
| 359 | get_bad_stack |
| 360 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 361 | bl do_undefined_instruction |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 362 | |
| 363 | .align 5 |
| 364 | software_interrupt: |
| 365 | get_bad_stack |
| 366 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 367 | bl do_software_interrupt |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 368 | |
| 369 | .align 5 |
| 370 | prefetch_abort: |
| 371 | get_bad_stack |
| 372 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 373 | bl do_prefetch_abort |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 374 | |
| 375 | .align 5 |
| 376 | data_abort: |
| 377 | get_bad_stack |
| 378 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 379 | bl do_data_abort |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 380 | |
| 381 | .align 5 |
| 382 | not_used: |
| 383 | get_bad_stack |
| 384 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 385 | bl do_not_used |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 386 | |
| 387 | #ifdef CONFIG_USE_IRQ |
| 388 | |
| 389 | .align 5 |
| 390 | irq: |
| 391 | get_irq_stack |
| 392 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 393 | bl do_irq |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 394 | irq_restore_user_regs |
| 395 | |
| 396 | .align 5 |
| 397 | fiq: |
| 398 | get_fiq_stack |
| 399 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 400 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 401 | bl do_fiq |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 402 | irq_restore_user_regs |
| 403 | |
| 404 | #else |
| 405 | |
| 406 | .align 5 |
| 407 | irq: |
| 408 | get_bad_stack |
| 409 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 410 | bl do_irq |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 411 | |
| 412 | .align 5 |
| 413 | fiq: |
| 414 | get_bad_stack |
| 415 | bad_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 416 | bl do_fiq |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 417 | |
| 418 | #endif |
| 419 | |
| 420 | .align 5 |
| 421 | .globl reset_cpu |
| 422 | reset_cpu: |
| 423 | ldr r1, rstctl1 /* get clkm1 reset ctl */ |
wdenk | e58b0dc | 2003-07-27 00:21:01 +0000 | [diff] [blame] | 424 | mov r3, #0x3 /* dsp_en + arm_rst = global reset */ |
| 425 | strh r3, [r1] /* force reset */ |
| 426 | mov r0, r0 |
wdenk | f6f96f7 | 2003-07-15 20:04:06 +0000 | [diff] [blame] | 427 | _loop_forever: |
| 428 | b _loop_forever |
| 429 | rstctl1: |
| 430 | .word 0xfffece10 |