blob: 351ff5a22bf0d137f2e0e85500476feef452f949 [file] [log] [blame]
Stefan Roese9eba0c82006-06-02 16:18:04 +02001/*
2 * (C) Copyright 2006
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * pcs440ep.h - configuration for PCS440EP board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Bartlomiej Sieka183fe0a2008-03-20 23:23:13 +010030
31/* new uImage format support */
32#define CONFIG_FIT 1
33#define CONFIG_OF_LIBFDT 1
34#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
35
Stefan Roese9eba0c82006-06-02 16:18:04 +020036/*-----------------------------------------------------------------------
37 * High Level Configuration Options
38 *----------------------------------------------------------------------*/
39#define CONFIG_PCS440EP 1 /* Board is PCS440EP */
40#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020041#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese9eba0c82006-06-02 16:18:04 +020042#define CONFIG_4xx 1 /* ... PPC4xx family */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043
44#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
45
Stefan Roese9eba0c82006-06-02 16:18:04 +020046#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
47
48#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
49#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
50
51/*-----------------------------------------------------------------------
52 * Base addresses -- Note these are effective addresses where the
53 * actual resources get mapped (not physical addresses)
54 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
56#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
57#define CONFIG_SYS_MONITOR_BASE (-CONFIG_SYS_MONITOR_LEN)
58#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
59#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
60#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
61#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
62#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
63#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese9eba0c82006-06-02 16:18:04 +020064
65/*Don't change either of these*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese9eba0c82006-06-02 16:18:04 +020067/*Don't change either of these*/
68
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_USB_DEVICE 0x50000000
70#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
Stefan Roese9eba0c82006-06-02 16:18:04 +020071
72/*-----------------------------------------------------------------------
73 * Initial RAM & stack pointer (placed in SDRAM)
74 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
76#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020077#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020078#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese9eba0c82006-06-02 16:18:04 +020080
81/*-----------------------------------------------------------------------
82 * Serial Port
83 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020084#define CONFIG_CONS_INDEX 1 /* Use UART0 */
85#define CONFIG_SYS_NS16550
86#define CONFIG_SYS_NS16550_SERIAL
87#define CONFIG_SYS_NS16550_REG_SIZE 1
88#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external clk used */
Stefan Roese9eba0c82006-06-02 16:18:04 +020090#define CONFIG_BAUDRATE 115200
Stefan Roese9eba0c82006-06-02 16:18:04 +020091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_BAUDRATE_TABLE \
Stefan Roese9eba0c82006-06-02 16:18:04 +020093 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
94
95/*-----------------------------------------------------------------------
96 * Environment
97 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020098#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese9eba0c82006-06-02 16:18:04 +020099
100/*-----------------------------------------------------------------------
101 * FLASH related
102 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
104#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
107#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
110#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
111#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200114
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200115#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200116#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200118#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Heiko Schocher633e03a2007-06-22 19:11:54 +0200119
120#define CONFIG_ENV_OVERWRITE 1
Stefan Roese9eba0c82006-06-02 16:18:04 +0200121
122/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200123#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
124#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200125#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200126
Heiko Schocher633e03a2007-06-22 19:11:54 +0200127#define ENV_NAME_REVLEV "revision_level"
128#define ENV_NAME_SOLDER "solder_switch"
129#define ENV_NAME_DIP "dip"
130
Stefan Roese9eba0c82006-06-02 16:18:04 +0200131/*-----------------------------------------------------------------------
132 * DDR SDRAM
133 *----------------------------------------------------------------------*/
134#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
135#undef CONFIG_DDR_ECC /* don't use ECC */
Stefan Roese82041f52006-06-13 18:55:07 +0200136#define SPD_EEPROM_ADDRESS {0x50}
Heiko Schocher633e03a2007-06-22 19:11:54 +0200137#define CONFIG_PROG_SDRAM_TLB 1
Stefan Roese9eba0c82006-06-02 16:18:04 +0200138
139/*-----------------------------------------------------------------------
140 * I2C
141 *----------------------------------------------------------------------*/
142#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
143#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Stefan Roese3b01e6b2010-04-01 14:37:24 +0200144#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
146#define CONFIG_SYS_I2C_SLAVE 0x7F
Stefan Roese9eba0c82006-06-02 16:18:04 +0200147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa4>>1)
149#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
150#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
151#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese9eba0c82006-06-02 16:18:04 +0200152
153#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100154 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200155 "echo"
156
157#undef CONFIG_BOOTARGS
158
159#define CONFIG_EXTRA_ENV_SETTINGS \
160 "netdev=eth0\0" \
161 "hostname=pcs440ep\0" \
Heiko Schocher633e03a2007-06-22 19:11:54 +0200162 "use_eeprom_ethaddr=default\0" \
163 "cs_test=off\0" \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200164 "nfsargs=setenv bootargs root=/dev/nfs rw " \
165 "nfsroot=${serverip}:${rootpath}\0" \
166 "ramargs=setenv bootargs root=/dev/ram rw\0" \
167 "addip=setenv bootargs ${bootargs} " \
168 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
169 ":${hostname}:${netdev}:off panic=1\0" \
170 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
171 "flash_nfs=run nfsargs addip addtty;" \
172 "bootm ${kernel_addr}\0" \
173 "flash_self=run ramargs addip addtty;" \
174 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
175 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
176 "bootm\0" \
177 "rootpath=/opt/eldk/ppc_4xx\0" \
178 "bootfile=/tftpboot/pcs440ep/uImage\0" \
Wolfgang Denkf08517b2006-06-07 11:36:02 +0200179 "kernel_addr=FFF00000\0" \
180 "ramdisk_addr=FFF00000\0" \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200181 "load=tftp 100000 /tftpboot/pcs440ep/u-boot.bin\0" \
Wolfgang Denkf08517b2006-06-07 11:36:02 +0200182 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
183 "cp.b 100000 FFFA0000 60000\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100184 "upd=run load update\0" \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200185 ""
186#define CONFIG_BOOTCOMMAND "run flash_self"
187
188#if 0
189#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
190#else
191#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
192#endif
193
Heiko Schocher633e03a2007-06-22 19:11:54 +0200194/* check U-Boot image with SHA1 sum */
195#define CONFIG_SHA1_CHECK_UB_IMG 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SHA1_START CONFIG_SYS_MONITOR_BASE
197#define CONFIG_SHA1_LEN CONFIG_SYS_MONITOR_LEN
Heiko Schocher633e03a2007-06-22 19:11:54 +0200198
199/*-----------------------------------------------------------------------
200 * Definitions for status LED
201 */
202#define CONFIG_STATUS_LED 1 /* Status LED enabled */
203#define CONFIG_BOARD_SPECIFIC_LED 1
204
Heiko Schocher30b4c252007-07-11 18:39:11 +0200205#define STATUS_LED_BIT 0x08 /* DIAG1 is on GPIO_PPC_1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define STATUS_LED_PERIOD ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
Heiko Schocher633e03a2007-06-22 19:11:54 +0200207#define STATUS_LED_STATE STATUS_LED_OFF
Heiko Schocher30b4c252007-07-11 18:39:11 +0200208#define STATUS_LED_BIT1 0x04 /* DIAG2 is on GPIO_PPC_2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define STATUS_LED_PERIOD1 ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
Heiko Schocher633e03a2007-06-22 19:11:54 +0200210#define STATUS_LED_STATE1 STATUS_LED_ON
Heiko Schocher30b4c252007-07-11 18:39:11 +0200211#define STATUS_LED_BIT2 0x02 /* DIAG3 is on GPIO_PPC_3 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define STATUS_LED_PERIOD2 ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
Heiko Schocher633e03a2007-06-22 19:11:54 +0200213#define STATUS_LED_STATE2 STATUS_LED_OFF
Heiko Schocher30b4c252007-07-11 18:39:11 +0200214#define STATUS_LED_BIT3 0x01 /* DIAG4 is on GPIO_PPC_4 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define STATUS_LED_PERIOD3 ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
Heiko Schocher633e03a2007-06-22 19:11:54 +0200216#define STATUS_LED_STATE3 STATUS_LED_OFF
217
218#define CONFIG_SHOW_BOOT_PROGRESS 1
219
Stefan Roese9eba0c82006-06-02 16:18:04 +0200220#define CONFIG_BAUDRATE 115200
221
222#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200224
Ben Warren3a918a62008-10-27 23:50:15 -0700225#define CONFIG_PPC4xx_EMAC
Stefan Roese9eba0c82006-06-02 16:18:04 +0200226#define CONFIG_MII 1 /* MII PHY management */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200227#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
228#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
229#define CONFIG_PHY1_ADDR 2
230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200232
233#define CONFIG_NETCONSOLE /* include NetConsole support */
234
235/* Partitions */
236#define CONFIG_MAC_PARTITION
237#define CONFIG_DOS_PARTITION
238#define CONFIG_ISO_PARTITION
239
240#ifdef CONFIG_440EP
241/* USB */
242#define CONFIG_USB_OHCI
243#define CONFIG_USB_STORAGE
244
245/*Comment this out to enable USB 1.1 device*/
246#define USB_2_0_DEVICE
247#endif /*CONFIG_440EP*/
248
249#ifdef DEBUG
250#define CONFIG_PANIC_HANG
251#else
252#define CONFIG_HW_WATCHDOG /* watchdog */
253#endif
254
Stefan Roese9eba0c82006-06-02 16:18:04 +0200255
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500256/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500257 * BOOTP options
258 */
259#define CONFIG_BOOTP_BOOTFILESIZE
260#define CONFIG_BOOTP_BOOTPATH
261#define CONFIG_BOOTP_GATEWAY
262#define CONFIG_BOOTP_HOSTNAME
Stefan Roese9eba0c82006-06-02 16:18:04 +0200263
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500264
265/*
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500266 * Command line configuration.
267 */
268#include <config_cmd_default.h>
269#define CONFIG_CMD_ASKENV
270#define CONFIG_CMD_DHCP
271#define CONFIG_CMD_DIAG
272#define CONFIG_CMD_EEPROM
273#define CONFIG_CMD_ELF
Heiko Schocher2559e0f2007-08-28 17:39:14 +0200274#define CONFIG_CMD_EXT2
275#define CONFIG_CMD_FAT
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500276#define CONFIG_CMD_I2C
Heiko Schocher2559e0f2007-08-28 17:39:14 +0200277#define CONFIG_CMD_IDE
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500278#define CONFIG_CMD_IRQ
279#define CONFIG_CMD_MII
280#define CONFIG_CMD_NET
281#define CONFIG_CMD_NFS
282#define CONFIG_CMD_PCI
283#define CONFIG_CMD_PING
284#define CONFIG_CMD_REGINFO
Heiko Schocher2559e0f2007-08-28 17:39:14 +0200285#define CONFIG_CMD_REISER
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500286#define CONFIG_CMD_SDRAM
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500287#define CONFIG_CMD_USB
Stefan Roese9eba0c82006-06-02 16:18:04 +0200288
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500289#define CONFIG_SUPPORT_VFAT
Stefan Roese9eba0c82006-06-02 16:18:04 +0200290
291/*
292 * Miscellaneous configurable options
293 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_LONGHELP /* undef to save memory */
295#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500296#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200298#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200300#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
302#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
303#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200304
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
306#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
309#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200310#define CONFIG_LYNXKDI 1 /* support kdi files */
311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200313
314/*-----------------------------------------------------------------------
315 * PCI stuff
316 *-----------------------------------------------------------------------
317 */
318/* General PCI */
319#define CONFIG_PCI /* include pci support */
320#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
321#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Stefan Roese9eba0c82006-06-02 16:18:04 +0200323
324/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_PCI_TARGET_INIT
326#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese9eba0c82006-06-02 16:18:04 +0200327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
329#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200330
331/*
332 * For booting Linux, the board info and command line data
333 * have to be in the first 8 MB of memory, since this is
334 * the maximum mapped by the Linux kernel during initialization.
335 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200337
338/*-----------------------------------------------------------------------
339 * External Bus Controller (EBC) Setup
340 *----------------------------------------------------------------------*/
341#define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
342#define FLASH_BASE1_PRELIM 0xFFF80000 /* FLASH bank #1 */
343
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_FLASH FLASH_BASE0_PRELIM
345#define CONFIG_SYS_SRAM 0xF1000000
346#define CONFIG_SYS_FPGA 0xF2000000
347#define CONFIG_SYS_CF1 0xF0000000
348#define CONFIG_SYS_CF2 0xF0100000
Stefan Roese9eba0c82006-06-02 16:18:04 +0200349
350/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_EBC_PB0AP 0x02010000 /* TWT=4,OEN=1 */
352#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0x18000) /* BS=1MB,BU=R/W,BW=8bit */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200353
354/* Memory Bank 1 (SRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_EBC_PB1AP 0x01810040 /* TWT=3,OEN=1,BEM=1 */
356#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_SRAM | 0x5A000) /* BS=4MB,BU=R/W,BW=16bit */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200357
358/* Memory Bank 2 (FPGA) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_EBC_PB2AP 0x01010440 /* TWT=2,OEN=1,TH=2,BEM=1 */
360#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA | 0x5A000) /* BS=4MB,BU=R/W,BW=16bit */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200361
362/* Memory Bank 3 (CompactFlash) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_EBC_PB3AP 0x080BD400
364#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_CF1 | 0x1A000) /* BS=1MB,BU=R/W,BW=16bit */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200365
366/* Memory Bank 4 (CompactFlash) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_EBC_PB4AP 0x080BD400
368#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CF2 | 0x1A000) /* BS=1MB,BU=R/W,BW=16bit */
Stefan Roese9eba0c82006-06-02 16:18:04 +0200369
370/*-----------------------------------------------------------------------
371 * PPC440 GPIO Configuration
372 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200374{ \
375/* GPIO Core 0 */ \
Stefan Roese843b3a82007-06-15 07:39:43 +0200376{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
377{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
378{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
379{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
380{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
381{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
382{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO6 EBC_CS_N(1) */ \
383{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO7 EBC_CS_N(2) */ \
384{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO8 EBC_CS_N(3) */ \
385{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO9 EBC_CS_N(4) */ \
386{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO10 EBC_CS_N(5) */ \
387{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO11 EBC_BUS_ERR */ \
388{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO12 ZII_p0Rxd(0) */ \
389{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO13 ZII_p0Rxd(1) */ \
390{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO14 ZII_p0Rxd(2) */ \
391{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO15 ZII_p0Rxd(3) */ \
392{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO16 ZII_p0Txd(0) */ \
393{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO17 ZII_p0Txd(1) */ \
394{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO18 ZII_p0Txd(2) */ \
395{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO19 ZII_p0Txd(3) */ \
396{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO20 ZII_p0Rx_er */ \
397{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO21 ZII_p0Rx_dv */ \
398{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO22 ZII_p0RxCrs */ \
399{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO23 ZII_p0Tx_er */ \
400{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO24 ZII_p0Tx_en */ \
401{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO25 ZII_p0Col */ \
402{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO26 USB2D_RXVALID */ \
403{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
404{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO28 USB2D_TXVALID */ \
405{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
406{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
407{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200408}, \
409{ \
410/* GPIO Core 1 */ \
Stefan Roese843b3a82007-06-15 07:39:43 +0200411{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO32 USB2D_OPMODE0 */ \
412{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO33 USB2D_OPMODE1 */ \
413{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_NO_CHG}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
414{GPIO1_BASE, GPIO_IN, GPIO_ALT3, GPIO_OUT_NO_CHG}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
415{GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO36 UART0_8PIN_CTS_N UART3_SIN*/ \
416{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO37 UART0_RTS_N */ \
417{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_NO_CHG}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
418{GPIO1_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_NO_CHG}, /* GPIO39 UART0_RI_N UART1_SIN */ \
419{GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO40 UIC_IRQ(0) */ \
420{GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO41 UIC_IRQ(1) */ \
421{GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO42 UIC_IRQ(2) */ \
422{GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO43 UIC_IRQ(3) */ \
423{GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
424{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
425{GPIO1_BASE, GPIO_BI, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
426{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
427{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
428{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO49 Unselect via TraceSelect Bit */ \
429{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO50 Unselect via TraceSelect Bit */ \
430{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO51 Unselect via TraceSelect Bit */ \
431{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO52 Unselect via TraceSelect Bit */ \
432{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO53 Unselect via TraceSelect Bit */ \
433{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO54 Unselect via TraceSelect Bit */ \
434{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO55 Unselect via TraceSelect Bit */ \
435{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO56 Unselect via TraceSelect Bit */ \
436{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO57 Unselect via TraceSelect Bit */ \
437{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO58 Unselect via TraceSelect Bit */ \
438{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO59 Unselect via TraceSelect Bit */ \
439{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO60 Unselect via TraceSelect Bit */ \
440{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO61 Unselect via TraceSelect Bit */ \
441{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO62 Unselect via TraceSelect Bit */ \
442{GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO63 Unselect via TraceSelect Bit */ \
Stefan Roese9eba0c82006-06-02 16:18:04 +0200443} \
444}
445
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500446#if defined(CONFIG_CMD_KGDB)
Stefan Roese9eba0c82006-06-02 16:18:04 +0200447#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
448#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
449#endif
450
Heiko Schocher633e03a2007-06-22 19:11:54 +0200451/*-----------------------------------------------------------------------
452 * IDE/ATA stuff Supports IDE harddisk
453 *-----------------------------------------------------------------------
454 */
455
456#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
457
458#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
459#undef CONFIG_IDE_LED /* LED for ide not supported */
460
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
462#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
Heiko Schocher633e03a2007-06-22 19:11:54 +0200463
464#define CONFIG_IDE_PREINIT 1
465#define CONFIG_IDE_RESET 1
466
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Heiko Schocher633e03a2007-06-22 19:11:54 +0200468
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF1
Heiko Schocher633e03a2007-06-22 19:11:54 +0200470
471/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_ATA_DATA_OFFSET 0
Heiko Schocher633e03a2007-06-22 19:11:54 +0200473
474/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200475#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Heiko Schocher633e03a2007-06-22 19:11:54 +0200476
477/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_ATA_ALT_OFFSET (0x0000)
Heiko Schocher633e03a2007-06-22 19:11:54 +0200479
Stefan Roese9eba0c82006-06-02 16:18:04 +0200480#endif /* __CONFIG_H */