wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 2 | * (C) Copyright 2007 |
| 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 25 | |
| 26 | #include <ppc_asm.tmpl> |
| 27 | #include <config.h> |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 28 | #include <asm-ppc/mmu.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 29 | |
| 30 | /************************************************************************** |
| 31 | * TLB TABLE |
| 32 | * |
| 33 | * This table is used by the cpu boot code to setup the initial tlb |
| 34 | * entries. Rather than make broad assumptions in the cpu source tree, |
| 35 | * this table lets each board set things up however they like. |
| 36 | * |
| 37 | * Pointer to the table is returned in r1 |
| 38 | * |
| 39 | *************************************************************************/ |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 40 | .section .bootpg,"ax" |
| 41 | .globl tlbtab |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 42 | |
| 43 | tlbtab: |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 44 | tlbtab_start |
| 45 | |
| 46 | /* |
| 47 | * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the |
| 48 | * speed up boot process. It is patched after relocation to enable SA_I |
| 49 | */ |
| 50 | #ifndef CONFIG_NAND_SPL |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 51 | tlbentry(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 0, AC_R|AC_W|AC_X|SA_G) |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 52 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 53 | tlbentry(CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 0, AC_R|AC_W|AC_X|SA_G) |
| 54 | tlbentry(CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 55 | #endif |
| 56 | |
| 57 | /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 58 | tlbentry(CONFIG_SYS_INIT_RAM_ADDR, SZ_4K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_R|AC_W|AC_X|SA_G) |
Stefan Roese | 797d857 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 59 | |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 60 | /* PCI base & peripherals */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 61 | tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, CONFIG_SYS_PCI_BASE, 0, AC_R|AC_W|SA_G|SA_I) |
Stefan Roese | 797d857 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 62 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 63 | tlbentry(CONFIG_SYS_NVRAM_BASE_ADDR, SZ_256M, CONFIG_SYS_NVRAM_BASE_ADDR, 0, AC_R|AC_W|AC_X|SA_W|SA_I) |
| 64 | tlbentry(CONFIG_SYS_NAND_ADDR, SZ_4K, CONFIG_SYS_NAND_ADDR, 0, AC_R|AC_W|AC_X|SA_W|SA_I) |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 65 | |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 66 | /* PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 67 | tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 0, AC_R|AC_W|SA_G|SA_I) |
| 68 | tlbentry(CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 0, AC_R|AC_W|SA_G|SA_I) |
| 69 | tlbentry(CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 0, AC_R|AC_W|SA_G|SA_I) |
| 70 | tlbentry(CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 0, AC_R|AC_W|SA_G|SA_I) |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 71 | |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 72 | /* USB 2.0 Device */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 73 | tlbentry(CONFIG_SYS_USB_DEVICE, SZ_1K, CONFIG_SYS_USB_DEVICE, 0, AC_R|AC_W|SA_G|SA_I) |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 74 | |
| 75 | tlbtab_end |
| 76 | |
| 77 | #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
| 78 | /* |
| 79 | * For NAND booting the first TLB has to be reconfigured to full size |
| 80 | * and with caching disabled after running from RAM! |
| 81 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame^] | 82 | #define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M) |
| 83 | #define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 0) |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 84 | #define TLB02 TLB2(AC_R|AC_W|AC_X|SA_G|SA_I) |
Stefan Roese | 3e1f1b3 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 85 | |
Stefan Roese | c769864 | 2007-06-01 15:19:29 +0200 | [diff] [blame] | 86 | .globl reconfig_tlb0 |
| 87 | reconfig_tlb0: |
| 88 | sync |
| 89 | isync |
| 90 | addi r4,r0,0x0000 /* TLB entry #0 */ |
| 91 | lis r5,TLB00@h |
| 92 | ori r5,r5,TLB00@l |
| 93 | tlbwe r5,r4,0x0000 /* Save it out */ |
| 94 | lis r5,TLB01@h |
| 95 | ori r5,r5,TLB01@l |
| 96 | tlbwe r5,r4,0x0001 /* Save it out */ |
| 97 | lis r5,TLB02@h |
| 98 | ori r5,r5,TLB02@l |
| 99 | tlbwe r5,r4,0x0002 /* Save it out */ |
| 100 | sync |
| 101 | isync |
| 102 | blr |
| 103 | #endif |