blob: 11d6fa767c962208ed52ce6c1cb69f3b58d23abb [file] [log] [blame]
stroese9f53bf32003-05-23 11:35:47 +00001/*
stroesea9484a92004-12-16 18:05:42 +00002 * (C) Copyright 2001-2004
stroese9f53bf32003-05-23 11:35:47 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PMC405 1 /* ...on a PMC405 board */
stroese9f53bf32003-05-23 11:35:47 +000039
wdenkda55c6e2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese9f53bf32003-05-23 11:35:47 +000042
stroesea9484a92004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroese9f53bf32003-05-23 11:35:47 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
stroesea9484a92004-12-16 18:05:42 +000049#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
stroese9f53bf32003-05-23 11:35:47 +000052
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
54#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
55
56#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000057#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000058#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
stroese9f53bf32003-05-23 11:35:47 +000059
60#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
stroese9b117ff2003-09-12 08:53:54 +000061 CFG_CMD_BSP | \
stroese9f53bf32003-05-23 11:35:47 +000062 CFG_CMD_PCI | \
63 CFG_CMD_IRQ | \
64 CFG_CMD_ELF | \
65 CFG_CMD_DATE | \
66 CFG_CMD_JFFS2 | \
67 CFG_CMD_MII | \
68 CFG_CMD_I2C | \
stroese61052252003-06-24 14:30:28 +000069 CFG_CMD_PING | \
stroesea9484a92004-12-16 18:05:42 +000070 CFG_CMD_UNIVERSE | \
71 CFG_CMD_EEPROM )
stroese9f53bf32003-05-23 11:35:47 +000072
73#define CONFIG_MAC_PARTITION
74#define CONFIG_DOS_PARTITION
75
76/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
77#include <cmd_confdefs.h>
78
wdenkda55c6e2004-01-20 23:12:12 +000079#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese9f53bf32003-05-23 11:35:47 +000080
stroesea9484a92004-12-16 18:05:42 +000081#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
82#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese9f53bf32003-05-23 11:35:47 +000083
wdenkda55c6e2004-01-20 23:12:12 +000084#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese9f53bf32003-05-23 11:35:47 +000085
86/*
87 * Miscellaneous configurable options
88 */
89#define CFG_LONGHELP /* undef to save memory */
90#define CFG_PROMPT "=> " /* Monitor Command Prompt */
91
92#undef CFG_HUSH_PARSER /* use "hush" command parser */
93#ifdef CFG_HUSH_PARSER
wdenkda55c6e2004-01-20 23:12:12 +000094#define CFG_PROMPT_HUSH_PS2 "> "
stroese9f53bf32003-05-23 11:35:47 +000095#endif
96
97#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +000098#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese9f53bf32003-05-23 11:35:47 +000099#else
wdenkda55c6e2004-01-20 23:12:12 +0000100#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese9f53bf32003-05-23 11:35:47 +0000101#endif
102#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
103#define CFG_MAXARGS 16 /* max number of command args */
104#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
105
wdenkda55c6e2004-01-20 23:12:12 +0000106#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese9f53bf32003-05-23 11:35:47 +0000107
wdenkda55c6e2004-01-20 23:12:12 +0000108#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese9f53bf32003-05-23 11:35:47 +0000109
stroesea9484a92004-12-16 18:05:42 +0000110#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
111
stroese9f53bf32003-05-23 11:35:47 +0000112#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
113#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
114
wdenkda55c6e2004-01-20 23:12:12 +0000115#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
116#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
117#define CFG_BASE_BAUD 691200
stroese9f53bf32003-05-23 11:35:47 +0000118
119/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000120#define CFG_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +0000121 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
122 57600, 115200, 230400, 460800, 921600 }
stroese9f53bf32003-05-23 11:35:47 +0000123
124#define CFG_LOAD_ADDR 0x100000 /* default load address */
125#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
126
wdenkda55c6e2004-01-20 23:12:12 +0000127#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese9f53bf32003-05-23 11:35:47 +0000128
stroesea9484a92004-12-16 18:05:42 +0000129#define CONFIG_LOOPW 1 /* enable loopw command */
130
stroese9f53bf32003-05-23 11:35:47 +0000131#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
132
wdenkda55c6e2004-01-20 23:12:12 +0000133#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese94ef1cf2003-06-05 15:39:44 +0000134
wdenkda55c6e2004-01-20 23:12:12 +0000135#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese94ef1cf2003-06-05 15:39:44 +0000136
stroese9f53bf32003-05-23 11:35:47 +0000137/*-----------------------------------------------------------------------
138 * PCI stuff
139 *-----------------------------------------------------------------------
140 */
stroesea9484a92004-12-16 18:05:42 +0000141#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
142#define PCI_HOST_FORCE 1 /* configure as pci host */
143#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese9f53bf32003-05-23 11:35:47 +0000144
stroesea9484a92004-12-16 18:05:42 +0000145#define CONFIG_PCI /* include pci support */
146#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
147#define CONFIG_PCI_PNP /* do pci plug-and-play */
148 /* resource configuration */
stroese9f53bf32003-05-23 11:35:47 +0000149
stroesea9484a92004-12-16 18:05:42 +0000150#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese9f53bf32003-05-23 11:35:47 +0000151
stroesea9484a92004-12-16 18:05:42 +0000152#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
153
154#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
155
156#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
157#define CFG_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */
158#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
159#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
160#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
161#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
162#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
163#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
164#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese9f53bf32003-05-23 11:35:47 +0000165
166/*-----------------------------------------------------------------------
167 * Start addresses for the final memory configuration
168 * (Set up by the startup code)
169 * Please note that CFG_SDRAM_BASE _must_ start at 0
170 */
171#define CFG_SDRAM_BASE 0x00000000
172#define CFG_MONITOR_BASE 0xFFFC0000
173#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
174#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
175
176/*
177 * For booting Linux, the board info and command line data
178 * have to be in the first 8 MB of memory, since this is
179 * the maximum mapped by the Linux kernel during initialization.
180 */
181#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
182
183/*-----------------------------------------------------------------------
184 * FLASH organization
185 */
186#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
187#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
188#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
189#undef CFG_FLASH_PROTECTION /* don't use hardware protection */
190#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
191#define CFG_FLASH_BASE 0xFE000000
192#define CFG_FLASH_INCREMENT 0x01000000
193
wdenkda55c6e2004-01-20 23:12:12 +0000194#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese9f53bf32003-05-23 11:35:47 +0000195
Wolfgang Denk47f57792005-08-08 01:03:24 +0200196/*
197 * JFFS2 partitions - second bank contains u-boot
198 *
199 */
200/* No command line, one static partition, whole device */
201#undef CONFIG_JFFS2_CMDLINE
202#define CONFIG_JFFS2_DEV "nor0"
203#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
204#define CONFIG_JFFS2_PART_OFFSET 0x00000000
205
206/* mtdparts command line support */
207/* Note: fake mtd_id used, no linux mtd map file */
208/*
209#define CONFIG_JFFS2_CMDLINE
210#define MTDIDS_DEFAULT "nor0=pmc405-0"
211#define MTDPARTS_DEFAULT "mtdparts=pmc405-0:-(jffs2)"
212*/
stroese9f53bf32003-05-23 11:35:47 +0000213
214/*-----------------------------------------------------------------------
215 * Environment Variable setup
216 */
wdenkda55c6e2004-01-20 23:12:12 +0000217#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
218#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
219#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
wdenk57b2d802003-06-27 21:31:46 +0000220 /* total size of a CAT24WC16 is 2048 bytes */
stroese9f53bf32003-05-23 11:35:47 +0000221
222#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkda55c6e2004-01-20 23:12:12 +0000223#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese9f53bf32003-05-23 11:35:47 +0000224
225/*-----------------------------------------------------------------------
226 * I2C EEPROM (CAT24WC16) for environment
227 */
228#define CONFIG_HARD_I2C /* I2c with hardware support */
229#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
230#define CFG_I2C_SLAVE 0x7F
231
232#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkda55c6e2004-01-20 23:12:12 +0000233#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
234/* mask of address bits that overflow into the "EEPROM chip address" */
stroese9f53bf32003-05-23 11:35:47 +0000235#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
236#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
237 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000238 /* last 4 bits of the address */
stroese9f53bf32003-05-23 11:35:47 +0000239#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
240#define CFG_EEPROM_PAGE_WRITE_ENABLE
241
242/*-----------------------------------------------------------------------
243 * Cache Configuration
244 */
wdenkda55c6e2004-01-20 23:12:12 +0000245#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
246 /* have only 8kB, 16kB is save here */
stroese9f53bf32003-05-23 11:35:47 +0000247#define CFG_CACHELINE_SIZE 32 /* ... */
248#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
249#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
250#endif
251
252/*-----------------------------------------------------------------------
253 * External Bus Controller (EBC) Setup
254 */
wdenkda55c6e2004-01-20 23:12:12 +0000255#define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
256#define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
257#define CAN_BA 0xF0000000 /* CAN Base Address */
258#define RTC_BA 0xF0000500 /* RTC Base Address */
259#define CF_BA 0xF0100000 /* CompactFlash Base Address */
stroese9f53bf32003-05-23 11:35:47 +0000260
wdenkda55c6e2004-01-20 23:12:12 +0000261/* Memory Bank 0 (Flash Bank 0) initialization */
262#define CFG_EBC_PB0AP 0x92015480
263#define CFG_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
stroese9f53bf32003-05-23 11:35:47 +0000264
wdenkda55c6e2004-01-20 23:12:12 +0000265/* Memory Bank 1 (Flash Bank 1) initialization */
266#define CFG_EBC_PB1AP 0x92015480
267#define CFG_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
stroese9f53bf32003-05-23 11:35:47 +0000268
wdenkda55c6e2004-01-20 23:12:12 +0000269/* Memory Bank 2 (CAN0, 1, RTC) initialization */
stroesec4b78982005-04-20 06:52:40 +0000270#define CFG_EBC_PB2AP 0x03000440 /* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
wdenkda55c6e2004-01-20 23:12:12 +0000271#define CFG_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese9f53bf32003-05-23 11:35:47 +0000272
wdenkda55c6e2004-01-20 23:12:12 +0000273/* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */
274#define CFG_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
275#define CFG_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese9f53bf32003-05-23 11:35:47 +0000276
277/*-----------------------------------------------------------------------
stroese9b117ff2003-09-12 08:53:54 +0000278 * FPGA stuff
279 */
wdenkda55c6e2004-01-20 23:12:12 +0000280#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
281#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
stroese9b117ff2003-09-12 08:53:54 +0000282
283/* FPGA program pin configuration */
wdenkda55c6e2004-01-20 23:12:12 +0000284#define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
285#define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
286#define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
287#define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
288#define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroese9b117ff2003-09-12 08:53:54 +0000289
stroesea9484a92004-12-16 18:05:42 +0000290#define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
291
stroese9b117ff2003-09-12 08:53:54 +0000292/*-----------------------------------------------------------------------
stroese9f53bf32003-05-23 11:35:47 +0000293 * Definitions for initial stack pointer and data area (in data cache)
294 */
295
296/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkda55c6e2004-01-20 23:12:12 +0000297#define CFG_TEMP_STACK_OCM 1
stroese9f53bf32003-05-23 11:35:47 +0000298
299/* On Chip Memory location */
300#define CFG_OCM_DATA_ADDR 0xF8000000
301#define CFG_OCM_DATA_SIZE 0x1000
302
303#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
304#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
305#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
306#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000307#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese9f53bf32003-05-23 11:35:47 +0000308
309/*
310 * Internal Definitions
311 *
312 * Boot Flags
313 */
314#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
315#define BOOTFLAG_WARM 0x02 /* Software reboot */
316
317#endif /* __CONFIG_H */