blob: c6b2ab4a29fb9accedaa2a5cbb8ee36d90423eee [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk7a428cc2003-06-15 22:40:42 +00002/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00003 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05004 * Andy Fleming
5 *
6 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00007 */
8
9#ifndef _MMC_H_
10#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000011
Simon Glass4dcacfc2020-05-10 11:40:13 -060012#include <linux/bitops.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050013#include <linux/list.h>
Masahiro Yamada63c0ae22020-02-14 16:40:25 +090014#include <linux/dma-direction.h>
Marek Vasutb0967402024-09-06 19:10:42 +020015#include <cyclic.h>
Mateusz Zalega05d2f412014-04-30 13:04:15 +020016#include <part.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050017
Masahiro Yamada990246b2020-02-25 02:25:30 +090018struct bd_info;
19
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020020/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
21#define SD_VERSION_SD (1U << 31)
22#define MMC_VERSION_MMC (1U << 30)
23
24#define MAKE_SDMMC_VERSION(a, b, c) \
25 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
26#define MAKE_SD_VERSION(a, b, c) \
27 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
28#define MAKE_MMC_VERSION(a, b, c) \
29 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
30
31#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
32 (((u32)(x) >> 16) & 0xff)
33#define EXTRACT_SDMMC_MINOR_VERSION(x) \
34 (((u32)(x) >> 8) & 0xff)
35#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
36 ((u32)(x) & 0xff)
37
38#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
39#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
40#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
41#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
42
43#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
44#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
45#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
46#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
47#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
48#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
49#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
50#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
51#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
Jean-Jacques Hiblotc64862b2018-02-09 12:09:28 +010052#define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0)
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020053#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
54#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
55#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1243cd82016-06-16 17:54:06 +000056#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Flemingad347bb2008-10-30 16:41:01 -050057
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020058#define MMC_CAP(mode) (1 << mode)
59#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
60#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
61#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +020062#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
Peng Fan46801252018-08-10 14:07:54 +080063#define MMC_MODE_HS400 MMC_CAP(MMC_HS_400)
Peng Faneede83b2019-07-10 14:43:07 +080064#define MMC_MODE_HS400_ES MMC_CAP(MMC_HS_400_ES)
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020065
T Karthik Reddyd0bb5162019-06-25 13:39:02 +020066#define MMC_CAP_NONREMOVABLE BIT(14)
67#define MMC_CAP_NEEDS_POLL BIT(15)
68#define MMC_CAP_CD_ACTIVE_HIGH BIT(16)
69
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020070#define MMC_MODE_8BIT BIT(30)
71#define MMC_MODE_4BIT BIT(29)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +020072#define MMC_MODE_1BIT BIT(28)
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020073#define MMC_MODE_SPI BIT(27)
74
Andy Flemingad347bb2008-10-30 16:41:01 -050075#define SD_DATA_4BIT 0x00040000
76
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020077#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov90cccbf2015-03-19 07:44:02 -050078#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Flemingad347bb2008-10-30 16:41:01 -050079
Luke Wang0cd63572025-03-25 16:29:14 +080080#define CID_MANFID_MICRON 0x13
81#define CID_MANFID_SAMSUNG 0x15
82#define CID_MANFID_SANDISK 0x45
83
Andy Flemingad347bb2008-10-30 16:41:01 -050084#define MMC_DATA_READ 1
85#define MMC_DATA_WRITE 2
86
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020087#define MMC_CMD_GO_IDLE_STATE 0
88#define MMC_CMD_SEND_OP_COND 1
89#define MMC_CMD_ALL_SEND_CID 2
90#define MMC_CMD_SET_RELATIVE_ADDR 3
91#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050092#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020093#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050094#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020095#define MMC_CMD_SEND_CSD 9
96#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -050097#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020098#define MMC_CMD_SEND_STATUS 13
99#define MMC_CMD_SET_BLOCKLEN 16
100#define MMC_CMD_READ_SINGLE_BLOCK 17
101#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200102#define MMC_CMD_SEND_TUNING_BLOCK 19
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200103#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200104#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Flemingad347bb2008-10-30 16:41:01 -0500105#define MMC_CMD_WRITE_SINGLE_BLOCK 24
106#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +0000107#define MMC_CMD_ERASE_GROUP_START 35
108#define MMC_CMD_ERASE_GROUP_END 36
109#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200110#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +0000111#define MMC_CMD_SPI_READ_OCR 58
112#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar1104e9b2013-04-27 11:42:58 +0530113#define MMC_CMD_RES_MAN 62
114
115#define MMC_CMD62_ARG1 0xefac62ec
116#define MMC_CMD62_ARG2 0xcbaea7
Luke Wang0cd63572025-03-25 16:29:14 +0800117#define MMC_CMD62_ARG_SANDISK 0x254ddec4
Amar1104e9b2013-04-27 11:42:58 +0530118
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200119#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -0500120#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200121#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200122#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200123
124#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800125#define SD_CMD_APP_SD_STATUS 13
Lei Wenea526762011-06-22 17:03:31 +0000126#define SD_CMD_ERASE_WR_BLK_START 32
127#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200128#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -0500129#define SD_CMD_APP_SEND_SCR 51
130
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200131static inline bool mmc_is_tuning_cmd(uint cmdidx)
132{
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200133 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
134 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200135 return true;
136 return false;
137}
138
Andy Flemingad347bb2008-10-30 16:41:01 -0500139/* SCR definitions in different words */
140#define SD_HIGHSPEED_BUSY 0x00020000
141#define SD_HIGHSPEED_SUPPORTED 0x00020000
142
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200143#define UHS_SDR12_BUS_SPEED 0
144#define HIGH_SPEED_BUS_SPEED 1
145#define UHS_SDR25_BUS_SPEED 1
146#define UHS_SDR50_BUS_SPEED 2
147#define UHS_SDR104_BUS_SPEED 3
148#define UHS_DDR50_BUS_SPEED 4
149
150#define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
151#define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
152#define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
153#define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
154#define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
155
Thomas Chou225d4c02011-04-19 03:48:31 +0000156#define OCR_BUSY 0x80000000
157#define OCR_HCS 0x40000000
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200158#define OCR_S18R 0x1000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000159#define OCR_VOLTAGE_MASK 0x007FFF80
160#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500161
Eric Nelson957e0662015-12-07 07:50:01 -0700162#define MMC_ERASE_ARG 0x00000000
163#define MMC_SECURE_ERASE_ARG 0x80000000
164#define MMC_TRIM_ARG 0x00000001
165#define MMC_DISCARD_ARG 0x00000003
166#define MMC_SECURE_TRIM1_ARG 0x80000001
167#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wenea526762011-06-22 17:03:31 +0000168
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000169#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasove80682f2014-04-03 04:34:32 -0500170#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chou225d4c02011-04-19 03:48:31 +0000171#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
172#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000173#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000174
Jan Kloetzke31789322012-02-05 22:29:12 +0000175#define MMC_STATE_PRG (7 << 9)
Stefan Boscha463bbe2021-01-23 13:37:41 +0100176#define MMC_STATE_TRANS (4 << 9)
Jan Kloetzke31789322012-02-05 22:29:12 +0000177
Andy Flemingad347bb2008-10-30 16:41:01 -0500178#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
179#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
180#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
181#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
182#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
183#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
184#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
185#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
186#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
187#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
188#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
189#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
190#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
191#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
192#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
193#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
194#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
195
196#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
197#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
198 addressed by index which are
199 1 in value field */
200#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
201 addressed by index, which are
202 1 in value field */
203#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
204
205#define SD_SWITCH_CHECK 0
206#define SD_SWITCH_SWITCH 1
207
208/*
209 * EXT_CSD fields
210 */
Luke Wang0cd63572025-03-25 16:29:14 +0800211#define EXT_CSD_BOOT_SIZE_MULT_MICRON 125 /* R/W, vendor specific field */
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100212#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
213#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600214#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebel6d398922014-11-18 15:11:42 +0100215#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metzb3f14092013-10-01 20:32:07 +0200216#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100217#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen217467f2011-10-03 20:35:10 +0000218#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini35a3ea12014-02-07 14:15:20 -0500219#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melinc17dae52016-11-25 11:01:03 +0200220#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100221#define EXT_CSD_WR_REL_PARAM 166 /* R */
222#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600223#define EXT_CSD_RPMB_MULT 168 /* RO */
Heinrich Schuchardt1eeadbe2020-03-30 07:24:16 +0200224#define EXT_CSD_USER_WP 171 /* R/W & R/W/C_P & R/W/E_P */
225#define EXT_CSD_BOOT_WP 173 /* R/W & R/W/C_P */
226#define EXT_CSD_BOOT_WP_STATUS 174 /* R */
Lei Wen217467f2011-10-03 20:35:10 +0000227#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar1104e9b2013-04-27 11:42:58 +0530228#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen217467f2011-10-03 20:35:10 +0000229#define EXT_CSD_PART_CONF 179 /* R/W */
230#define EXT_CSD_BUS_WIDTH 183 /* R/W */
Peng Faneede83b2019-07-10 14:43:07 +0800231#define EXT_CSD_STROBE_SUPPORT 184 /* R/W */
Lei Wen217467f2011-10-03 20:35:10 +0000232#define EXT_CSD_HS_TIMING 185 /* R/W */
233#define EXT_CSD_REV 192 /* RO */
234#define EXT_CSD_CARD_TYPE 196 /* RO */
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +0200235#define EXT_CSD_PART_SWITCH_TIME 199 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000236#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrene315ae82013-06-11 15:14:01 -0600237#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000238#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000239#define EXT_CSD_BOOT_MULT 226 /* RO */
Loic Poulainc0aadbb2023-01-26 10:24:17 +0100240#define EXT_CSD_SEC_FEATURE 231 /* RO */
Jean-Jacques Hiblot201559c2019-07-02 10:53:54 +0200241#define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */
Tomas Melinc17dae52016-11-25 11:01:03 +0200242#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500243
244/*
245 * EXT_CSD field definitions
246 */
247
Thomas Chou225d4c02011-04-19 03:48:31 +0000248#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
249#define EXT_CSD_CMD_SET_SECURE (1 << 1)
250#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500251
Thomas Chou225d4c02011-04-19 03:48:31 +0000252#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
253#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900254#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
255#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
256#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
257 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Flemingad347bb2008-10-30 16:41:01 -0500258
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200259#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
260 /* SDR mode @1.8V I/O */
261#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
262 /* SDR mode @1.2V I/O */
263#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
264 EXT_CSD_CARD_TYPE_HS200_1_2V)
Peng Fan46801252018-08-10 14:07:54 +0800265#define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6)
266#define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7)
267#define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \
268 EXT_CSD_CARD_TYPE_HS400_1_2V)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200269
Andy Flemingad347bb2008-10-30 16:41:01 -0500270#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
271#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
272#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900273#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
274#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200275#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
Peng Faneede83b2019-07-10 14:43:07 +0800276#define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200277
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200278#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
279#define EXT_CSD_TIMING_HS 1 /* HS */
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200280#define EXT_CSD_TIMING_HS200 2 /* HS200 */
Peng Fan46801252018-08-10 14:07:54 +0800281#define EXT_CSD_TIMING_HS400 3 /* HS400 */
Peng Faneede83b2019-07-10 14:43:07 +0800282#define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200283
Amar1104e9b2013-04-27 11:42:58 +0530284#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
285#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
286#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
287#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
288
289#define EXT_CSD_BOOT_ACK(x) (x << 6)
290#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
291#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
292
Angelo Dureghellof54f7532017-08-01 14:27:10 +0200293#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
294#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
295#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
296
Tom Rini4cf854c2014-02-05 10:24:22 -0500297#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
298#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
299#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar1104e9b2013-04-27 11:42:58 +0530300
Markus Niebel6d398922014-11-18 15:11:42 +0100301#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
302
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100303#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
304#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
305
Diego Santa Cruz80200272014-12-23 10:50:31 +0100306#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
307
Ying-Chun Liu (PaulLiu)4493cb52022-04-25 21:59:02 +0800308#define EXT_CSD_BOOT_WP_B_SEC_WP_SEL (0x80) /* enable partition selector */
309#define EXT_CSD_BOOT_WP_B_PWR_WP_SEC_SEL (0x02) /* partition selector to protect */
310#define EXT_CSD_BOOT_WP_B_PWR_WP_EN (0x01) /* power-on write-protect */
311
Diego Santa Cruz80200272014-12-23 10:50:31 +0100312#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
313#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
314
Loic Poulainc0aadbb2023-01-26 10:24:17 +0100315#define EXT_CSD_SEC_FEATURE_TRIM_EN (1 << 4) /* Support secure & insecure trim */
316
Andy Fleming724ecf02008-10-30 16:31:39 -0500317#define R1_ILLEGAL_COMMAND (1 << 22)
318#define R1_APP_CMD (1 << 5)
319
Andy Flemingad347bb2008-10-30 16:41:01 -0500320#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000321#define MMC_RSP_136 (1 << 1) /* 136 bit response */
322#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
323#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
324#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500325
Thomas Chou225d4c02011-04-19 03:48:31 +0000326#define MMC_RSP_NONE (0)
327#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500328#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
329 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000330#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
331#define MMC_RSP_R3 (MMC_RSP_PRESENT)
332#define MMC_RSP_R4 (MMC_RSP_PRESENT)
333#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
334#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
335#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500336
Lei Wen31b99802011-05-02 16:26:26 +0000337#define MMCPART_NOAVAILABLE (0xff)
338#define PART_ACCESS_MASK (0x7)
339#define PART_SUPPORT (0x1)
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100340#define ENHNCD_SUPPORT (0x2)
Oliver Metzb3f14092013-10-01 20:32:07 +0200341#define PART_ENH_ATTRIB (0x1f)
wdenk7a428cc2003-06-15 22:40:42 +0000342
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200343#define MMC_QUIRK_RETRY_SEND_CID BIT(0)
344#define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
Joel Johnson5ea041b2020-01-11 09:08:14 -0700345#define MMC_QUIRK_RETRY_APP_CMD BIT(2)
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200346
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200347enum mmc_voltage {
348 MMC_SIGNAL_VOLTAGE_000 = 0,
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200349 MMC_SIGNAL_VOLTAGE_120 = 1,
350 MMC_SIGNAL_VOLTAGE_180 = 2,
351 MMC_SIGNAL_VOLTAGE_330 = 4,
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200352};
353
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200354#define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\
355 MMC_SIGNAL_VOLTAGE_180 |\
356 MMC_SIGNAL_VOLTAGE_330)
357
Simon Glassa09c2b72013-04-03 08:54:30 +0000358/* Maximum block size for MMC */
359#define MMC_MAX_BLOCK_LEN 512
360
Amar1104e9b2013-04-27 11:42:58 +0530361/* The number of MMC physical partitions. These consist of:
362 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
363 */
364#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200365#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar1104e9b2013-04-27 11:42:58 +0530366
Ashok Reddy Soma0afdfe32020-10-23 04:58:58 -0600367/* timing specification used */
368#define MMC_TIMING_LEGACY 0
369#define MMC_TIMING_MMC_HS 1
370#define MMC_TIMING_SD_HS 2
371#define MMC_TIMING_UHS_SDR12 3
372#define MMC_TIMING_UHS_SDR25 4
373#define MMC_TIMING_UHS_SDR50 5
374#define MMC_TIMING_UHS_SDR104 6
375#define MMC_TIMING_UHS_DDR50 7
376#define MMC_TIMING_MMC_DDR52 8
377#define MMC_TIMING_MMC_HS200 9
378#define MMC_TIMING_MMC_HS400 10
379
Tim Harveya4e78392024-05-31 08:36:33 -0700380/* emmc PARTITION_CONFIG BOOT_PARTITION_ENABLE values */
381enum emmc_boot_part {
382 EMMC_BOOT_PART_DEFAULT = 0,
383 EMMC_BOOT_PART_BOOT1 = 1,
384 EMMC_BOOT_PART_BOOT2 = 2,
385 EMMC_BOOT_PART_USER = 7,
386};
387
Tim Harvey728cbde2024-05-31 08:36:34 -0700388/* emmc PARTITION_CONFIG BOOT_PARTITION_ENABLE names */
389extern const char *emmc_boot_part_names[8];
390
Tim Harveya4e78392024-05-31 08:36:33 -0700391/* emmc PARTITION_CONFIG ACCESS_ENABLE values */
392enum emmc_hwpart {
393 EMMC_HWPART_DEFAULT = 0, /* user */
394 EMMC_HWPART_BOOT1 = 1,
395 EMMC_HWPART_BOOT2 = 2,
396 EMMC_HWPART_RPMB = 3,
397 EMMC_HWPART_GP1 = 4,
398 EMMC_HWPART_GP2 = 5,
399 EMMC_HWPART_GP3 = 6,
400 EMMC_HWPART_GP4 = 7,
401};
402
Tim Harvey728cbde2024-05-31 08:36:34 -0700403/* emmc PARTITION_CONFIG ACCESS_ENABLE names */
404extern const char *emmc_hwpart_names[8];
405
Simon Glass1e8eb1b2015-06-23 15:38:48 -0600406/* Driver model support */
407
408/**
409 * struct mmc_uclass_priv - Holds information about a device used by the uclass
410 */
411struct mmc_uclass_priv {
412 struct mmc *mmc;
413};
414
415/**
416 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
417 *
418 * Provided that the device is already probed and ready for use, this value
419 * will be available.
420 *
421 * @dev: Device
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100422 * Return: associated mmc struct pointer if available, else NULL
Simon Glass1e8eb1b2015-06-23 15:38:48 -0600423 */
Simon Glass5a18f872020-04-08 08:33:00 -0600424struct mmc *mmc_get_mmc_dev(const struct udevice *dev);
Simon Glass1e8eb1b2015-06-23 15:38:48 -0600425
426/* End of driver model support */
427
Andy Fleming724ecf02008-10-30 16:31:39 -0500428struct mmc_cid {
429 unsigned long psn;
430 unsigned short oid;
431 unsigned char mid;
432 unsigned char prv;
433 unsigned char mdt;
434 char pnm[7];
435};
436
Andy Flemingad347bb2008-10-30 16:41:01 -0500437struct mmc_cmd {
Jonas Karlmanf0086272024-01-27 16:29:21 +0000438 uint cmdidx;
Andy Flemingad347bb2008-10-30 16:41:01 -0500439 uint resp_type;
440 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530441 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500442};
443
444struct mmc_data {
445 union {
446 char *dest;
447 const char *src; /* src buffers don't get written to */
448 };
449 uint flags;
450 uint blocks;
451 uint blocksize;
452};
453
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200454/* forward decl. */
455struct mmc;
456
Simon Glasseba48f92017-07-29 11:35:31 -0600457#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass394dfc02016-06-12 23:30:22 -0600458struct dm_mmc_ops {
459 /**
Faiz Abbasf6fd4ec2020-02-26 13:44:30 +0530460 * deferred_probe() - Some configurations that need to be deferred
461 * to just before enumerating the device
462 *
463 * @dev: Device to init
464 * @return 0 if Ok, -ve if error
465 */
466 int (*deferred_probe)(struct udevice *dev);
467 /**
Yangbo Luc46f5d72020-09-01 16:57:59 +0800468 * reinit() - Re-initialization to clear old configuration for
469 * mmc rescan.
470 *
471 * @dev: Device to reinit
472 * @return 0 if Ok, -ve if error
473 */
474 int (*reinit)(struct udevice *dev);
475 /**
Simon Glass394dfc02016-06-12 23:30:22 -0600476 * send_cmd() - Send a command to the MMC device
477 *
478 * @dev: Device to receive the command
479 * @cmd: Command to send
480 * @data: Additional data to send/receive
481 * @return 0 if OK, -ve on error
482 */
483 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
484 struct mmc_data *data);
485
486 /**
487 * set_ios() - Set the I/O speed/width for an MMC device
488 *
489 * @dev: Device to update
490 * @return 0 if OK, -ve on error
491 */
492 int (*set_ios)(struct udevice *dev);
493
494 /**
Jean-Jacques Hiblot3f4da432025-04-10 11:00:20 +0200495 * send_init_stream() - send the initialization stream: 74 clock cycles
496 * This is used after power up before sending the first command
497 *
498 * @dev: Device to update
499 */
500 void (*send_init_stream)(struct udevice *dev);
501
502 /**
Simon Glass394dfc02016-06-12 23:30:22 -0600503 * get_cd() - See whether a card is present
504 *
505 * @dev: Device to check
506 * @return 0 if not present, 1 if present, -ve on error
507 */
508 int (*get_cd)(struct udevice *dev);
509
510 /**
511 * get_wp() - See whether a card has write-protect enabled
512 *
513 * @dev: Device to check
514 * @return 0 if write-enabled, 1 if write-protected, -ve on error
515 */
516 int (*get_wp)(struct udevice *dev);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200517
Tom Rinidec7ea02024-05-20 13:35:03 -0600518#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200519 /**
520 * execute_tuning() - Start the tuning process
521 *
522 * @dev: Device to start the tuning
523 * @opcode: Command opcode to send
524 * @return 0 if OK, -ve on error
525 */
526 int (*execute_tuning)(struct udevice *dev, uint opcode);
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100527#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200528
529 /**
530 * wait_dat0() - wait until dat0 is in the target state
531 * (CLK must be running during the wait)
532 *
533 * @dev: Device to check
534 * @state: target state
Sam Protsenkodb174c62019-08-14 22:52:51 +0300535 * @timeout_us: timeout in us
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200536 * @return 0 if dat0 is in the target state, -ve on error
537 */
Sam Protsenkodb174c62019-08-14 22:52:51 +0300538 int (*wait_dat0)(struct udevice *dev, int state, int timeout_us);
Peng Faneede83b2019-07-10 14:43:07 +0800539
540#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
541 /* set_enhanced_strobe() - set HS400 enhanced strobe */
542 int (*set_enhanced_strobe)(struct udevice *dev);
543#endif
Yann Gautier6f558332019-09-19 17:56:12 +0200544
545 /**
546 * host_power_cycle - host specific tasks in power cycle sequence
547 * Called between mmc_power_off() and
548 * mmc_power_on()
549 *
550 * @dev: Device to check
551 * @return 0 if not present, 1 if present, -ve on error
552 */
553 int (*host_power_cycle)(struct udevice *dev);
Marek Vasut31976d92020-04-04 12:45:05 +0200554
555 /**
556 * get_b_max - get maximum length of single transfer
557 * Called before reading blocks from the card,
558 * useful for system which have e.g. DMA limits
559 * on various memory ranges.
560 *
561 * @dev: Device to check
562 * @dst: Destination buffer in memory
563 * @blkcnt: Total number of blocks in this transfer
564 * @return maximum number of blocks for this transfer
565 */
566 int (*get_b_max)(struct udevice *dev, void *dst, lbaint_t blkcnt);
Yangbo Lu5347aea2020-09-01 16:58:04 +0800567
568 /**
569 * hs400_prepare_ddr - prepare to switch to DDR mode
570 *
571 * @dev: Device to check
572 * @return 0 if success, -ve on error
573 */
574 int (*hs400_prepare_ddr)(struct udevice *dev);
Simon Glass394dfc02016-06-12 23:30:22 -0600575};
576
577#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
578
Simon Glass394dfc02016-06-12 23:30:22 -0600579/* Transition functions for compatibility */
580int mmc_set_ios(struct mmc *mmc);
Jean-Jacques Hiblot3f4da432025-04-10 11:00:20 +0200581void mmc_send_init_stream(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600582int mmc_getcd(struct mmc *mmc);
583int mmc_getwp(struct mmc *mmc);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200584int mmc_execute_tuning(struct mmc *mmc, uint opcode);
Sam Protsenkodb174c62019-08-14 22:52:51 +0300585int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us);
Peng Faneede83b2019-07-10 14:43:07 +0800586int mmc_set_enhanced_strobe(struct mmc *mmc);
Yann Gautier6f558332019-09-19 17:56:12 +0200587int mmc_host_power_cycle(struct mmc *mmc);
Faiz Abbasf6fd4ec2020-02-26 13:44:30 +0530588int mmc_deferred_probe(struct mmc *mmc);
Yangbo Luc46f5d72020-09-01 16:57:59 +0800589int mmc_reinit(struct mmc *mmc);
Marek Vasut31976d92020-04-04 12:45:05 +0200590int mmc_get_b_max(struct mmc *mmc, void *dst, lbaint_t blkcnt);
Yangbo Lu5347aea2020-09-01 16:58:04 +0800591int mmc_hs400_prepare_ddr(struct mmc *mmc);
Hai Pham27abf9f2023-06-20 00:38:24 +0200592int mmc_send_stop_transmission(struct mmc *mmc, bool write);
593
Simon Glass394dfc02016-06-12 23:30:22 -0600594#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200595struct mmc_ops {
596 int (*send_cmd)(struct mmc *mmc,
597 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900598 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200599 int (*init)(struct mmc *mmc);
600 int (*getcd)(struct mmc *mmc);
601 int (*getwp)(struct mmc *mmc);
Yann Gautier6f558332019-09-19 17:56:12 +0200602 int (*host_power_cycle)(struct mmc *mmc);
Marek Vasut31976d92020-04-04 12:45:05 +0200603 int (*get_b_max)(struct mmc *mmc, void *dst, lbaint_t blkcnt);
Loic Poulain9c32f4f2022-05-26 16:37:21 +0200604 int (*wait_dat0)(struct mmc *mmc, int state, int timeout_us);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200605};
Yangbo Lu5347aea2020-09-01 16:58:04 +0800606
607static inline int mmc_hs400_prepare_ddr(struct mmc *mmc)
608{
609 return 0;
610}
Simon Glass394dfc02016-06-12 23:30:22 -0600611#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200612
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200613struct mmc_config {
614 const char *name;
Simon Glasseba48f92017-07-29 11:35:31 -0600615#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200616 const struct mmc_ops *ops;
Simon Glass394dfc02016-06-12 23:30:22 -0600617#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200618 uint host_caps;
619 uint voltages;
620 uint f_min;
621 uint f_max;
622 uint b_max;
623 unsigned char part_type;
Jonas Karlmanf2ceb752024-01-27 17:12:35 +0000624#if CONFIG_IS_ENABLED(MMC_PWRSEQ)
Jaehoon Chung48ad8272021-02-16 10:16:52 +0900625 struct udevice *pwr_dev;
626#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200627};
628
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800629struct sd_ssr {
630 unsigned int au; /* In sectors */
631 unsigned int erase_timeout; /* In milliseconds */
632 unsigned int erase_offset; /* In milliseconds */
633};
634
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200635enum bus_mode {
636 MMC_LEGACY,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200637 MMC_HS,
638 SD_HS,
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100639 MMC_HS_52,
640 MMC_DDR_52,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200641 UHS_SDR12,
642 UHS_SDR25,
643 UHS_SDR50,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200644 UHS_DDR50,
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100645 UHS_SDR104,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200646 MMC_HS_200,
Peng Fan46801252018-08-10 14:07:54 +0800647 MMC_HS_400,
Peng Faneede83b2019-07-10 14:43:07 +0800648 MMC_HS_400_ES,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200649 MMC_MODES_END
650};
651
652const char *mmc_mode_name(enum bus_mode mode);
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +0200653void mmc_dump_capabilities(const char *text, uint caps);
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200654
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200655static inline bool mmc_is_mode_ddr(enum bus_mode mode)
656{
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100657 if (mode == MMC_DDR_52)
658 return true;
659#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
660 else if (mode == UHS_DDR50)
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200661 return true;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100662#endif
Peng Fan46801252018-08-10 14:07:54 +0800663#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
664 else if (mode == MMC_HS_400)
665 return true;
666#endif
Peng Faneede83b2019-07-10 14:43:07 +0800667#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
668 else if (mode == MMC_HS_400_ES)
669 return true;
670#endif
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200671 else
672 return false;
673}
674
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200675#define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
676 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
677 MMC_CAP(UHS_DDR50))
678
679static inline bool supports_uhs(uint caps)
680{
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100681#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200682 return (caps & UHS_CAPS) ? true : false;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100683#else
684 return false;
685#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200686}
687
Simon Glass394dfc02016-06-12 23:30:22 -0600688/*
689 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
690 * with mmc_get_mmc_dev().
691 *
692 * TODO struct mmc should be in mmc_private but it's hard to fix right now
693 */
Andy Flemingad347bb2008-10-30 16:41:01 -0500694struct mmc {
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600695#if !CONFIG_IS_ENABLED(BLK)
Andy Flemingad347bb2008-10-30 16:41:01 -0500696 struct list_head link;
Simon Glass59bc6f22016-05-01 13:52:41 -0600697#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200698 const struct mmc_config *cfg; /* provided configuration */
Andy Flemingad347bb2008-10-30 16:41:01 -0500699 uint version;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200700 void *priv;
Lei Wen31b99802011-05-02 16:26:26 +0000701 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500702 int high_capacity;
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200703 bool clk_disable; /* true if the clock can be turned off */
Andy Flemingad347bb2008-10-30 16:41:01 -0500704 uint bus_width;
705 uint clock;
Faiz Abbas19a0e722020-02-26 13:44:29 +0530706 uint saved_clock;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200707 enum mmc_voltage signal_voltage;
Andy Flemingad347bb2008-10-30 16:41:01 -0500708 uint card_caps;
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +0200709 uint host_caps;
Andy Flemingad347bb2008-10-30 16:41:01 -0500710 uint ocr;
Markus Niebel03951412013-12-16 13:40:46 +0100711 uint dsr;
712 uint dsr_imp;
Andy Flemingad347bb2008-10-30 16:41:01 -0500713 uint scr[2];
714 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530715 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500716 ushort rca;
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100717 u8 part_support;
718 u8 part_attr;
Diego Santa Cruz37a50b92014-12-23 10:50:33 +0100719 u8 wr_rel_set;
Tom Rinie8128312017-05-10 15:20:16 -0400720 u8 part_config;
Sam Protsenkodb174c62019-08-14 22:52:51 +0300721 u8 gen_cmd6_time; /* units: 10 ms */
722 u8 part_switch_time; /* units: 10 ms */
Andy Flemingad347bb2008-10-30 16:41:01 -0500723 uint tran_speed;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200724 uint legacy_speed; /* speed for the legacy mode provided by the card */
Andy Flemingad347bb2008-10-30 16:41:01 -0500725 uint read_bl_len;
Loic Poulainc0aadbb2023-01-26 10:24:17 +0100726 bool can_trim;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +0100727#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500728 uint write_bl_len;
Diego Santa Cruz747f6fa2014-12-23 10:50:24 +0100729 uint erase_grp_size; /* in 512-byte sectors */
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +0100730#endif
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +0100731#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruz61b78fe2014-12-23 10:50:25 +0100732 uint hc_wp_grp_size; /* in 512-byte sectors */
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +0100733#endif
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +0100734#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800735 struct sd_ssr ssr; /* SD status register */
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +0100736#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500737 u64 capacity;
Stephen Warrene315ae82013-06-11 15:14:01 -0600738 u64 capacity_user;
739 u64 capacity_boot;
740 u64 capacity_rpmb;
741 u64 capacity_gp[4];
Simon Glass209ae762024-09-29 19:49:49 -0600742#ifndef CONFIG_XPL_BUILD
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100743 u64 enh_user_start;
744 u64 enh_user_size;
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +0100745#endif
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600746#if !CONFIG_IS_ENABLED(BLK)
Simon Glasse3394752016-02-29 15:25:34 -0700747 struct blk_desc block_dev;
Simon Glass59bc6f22016-05-01 13:52:41 -0600748#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000749 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
750 char init_in_progress; /* 1 if we have done mmc_start_init() */
751 char preinit; /* start init as early as possible */
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -0600752 int ddr_mode;
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600753#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass77ca42b2016-05-01 13:52:34 -0600754 struct udevice *dev; /* Device for this MMC controller */
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +0200755#if CONFIG_IS_ENABLED(DM_REGULATOR)
756 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
757 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
758#endif
Simon Glass77ca42b2016-05-01 13:52:34 -0600759#endif
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +0200760 u8 *ext_csd;
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200761 u32 cardtype; /* cardtype read from the MMC */
762 enum mmc_voltage current_voltage;
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200763 enum bus_mode selected_mode; /* mode currently used */
764 enum bus_mode best_mode; /* best mode is the supported mode with the
765 * highest bandwidth. It may not always be the
766 * operating mode due to limitations when
767 * accessing the boot partitions
768 */
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200769 u32 quirks;
Marek Vasutb6e86292024-02-24 23:32:10 +0100770 bool tuning:1;
Marek Vasut259cc632024-02-24 23:32:09 +0100771 bool hs400_tuning:1;
Aswath Govindrajubb5b9fe2021-08-13 23:04:41 +0530772
773 enum bus_mode user_speed_mode; /* input speed mode from user */
Marek Vasutb0967402024-09-06 19:10:42 +0200774
Marek Vasut9b51ddc2025-01-18 04:09:53 +0100775 /*
776 * If CONFIG_CYCLIC is not set, struct cyclic_info is
777 * zero-size structure and does not add any space here.
778 */
779 struct cyclic_info cyclic;
Andy Flemingad347bb2008-10-30 16:41:01 -0500780};
781
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +0100782#if CONFIG_IS_ENABLED(DM_MMC)
783#define mmc_to_dev(_mmc) _mmc->dev
784#else
785#define mmc_to_dev(_mmc) NULL
786#endif
787
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100788struct mmc_hwpart_conf {
789 struct {
790 uint enh_start; /* in 512-byte sectors */
791 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100792 unsigned wr_rel_change : 1;
793 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100794 } user;
795 struct {
796 uint size; /* in 512-byte sectors */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100797 unsigned enhanced : 1;
798 unsigned wr_rel_change : 1;
799 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100800 } gp_part[4];
801};
802
803enum mmc_hwpart_conf_mode {
804 MMC_HWPART_CONF_CHECK,
805 MMC_HWPART_CONF_SET,
806 MMC_HWPART_CONF_COMPLETE,
807};
808
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200809struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassa70a1462016-05-01 13:52:40 -0600810
811/**
812 * mmc_bind() - Set up a new MMC device ready for probing
813 *
Simon Glassdbfa32c2022-08-11 19:34:59 -0600814 * A child block device is bound with the UCLASS_MMC interface type. This
Simon Glassa70a1462016-05-01 13:52:40 -0600815 * allows the device to be used with CONFIG_BLK
816 *
817 * @dev: MMC device to set up
818 * @mmc: MMC struct
819 * @cfg: MMC configuration
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100820 * Return: 0 if OK, -ve on error
Simon Glassa70a1462016-05-01 13:52:40 -0600821 */
822int mmc_bind(struct udevice *dev, struct mmc *mmc,
823 const struct mmc_config *cfg);
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200824void mmc_destroy(struct mmc *mmc);
Simon Glassa70a1462016-05-01 13:52:40 -0600825
826/**
827 * mmc_unbind() - Unbind a MMC device's child block device
828 *
829 * @dev: MMC device
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100830 * Return: 0 if OK, -ve on error
Simon Glassa70a1462016-05-01 13:52:40 -0600831 */
832int mmc_unbind(struct udevice *dev);
Masahiro Yamada990246b2020-02-25 02:25:30 +0900833int mmc_initialize(struct bd_info *bis);
Lokesh Vutlac59b41c2019-09-09 14:40:36 +0530834int mmc_init_device(int num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500835int mmc_init(struct mmc *mmc);
Marek Vasutdad81fb2024-02-20 09:36:23 +0100836int mmc_send_tuning(struct mmc *mmc, u32 opcode);
Jaehoon Chung099814b2021-05-31 08:31:49 +0900837int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data);
Marek Vasuta4773fc2019-01-29 04:45:51 +0100838int mmc_deinit(struct mmc *mmc);
Marek Vasuta4773fc2019-01-29 04:45:51 +0100839
Jean-Jacques Hiblotd39be652017-11-30 17:43:55 +0100840/**
841 * mmc_of_parse() - Parse the device tree to get the capabilities of the host
842 *
843 * @dev: MMC device
844 * @cfg: MMC configuration
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100845 * Return: 0 if OK, -ve on error
Jean-Jacques Hiblotd39be652017-11-30 17:43:55 +0100846 */
847int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg);
848
Jonas Karlmanf2ceb752024-01-27 17:12:35 +0000849#if CONFIG_IS_ENABLED(MMC_PWRSEQ)
Jaehoon Chung48ad8272021-02-16 10:16:52 +0900850/**
851 * mmc_pwrseq_get_power() - get a power device from device tree
852 *
853 * @dev: MMC device
854 * @cfg: MMC configuration
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100855 * Return: 0 if OK, -ve on error
Jaehoon Chung48ad8272021-02-16 10:16:52 +0900856 */
857int mmc_pwrseq_get_power(struct udevice *dev, struct mmc_config *cfg);
858#endif
859
Andy Flemingad347bb2008-10-30 16:41:01 -0500860int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200861
862/**
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200863 * mmc_voltage_to_mv() - Convert a mmc_voltage in mV
864 *
865 * @voltage: The mmc_voltage to convert
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100866 * Return: the value in mV if OK, -EINVAL on error (invalid mmc_voltage value)
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200867 */
868int mmc_voltage_to_mv(enum mmc_voltage voltage);
869
870/**
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200871 * mmc_set_clock() - change the bus clock
872 * @mmc: MMC struct
873 * @clock: bus frequency in Hz
874 * @disable: flag indicating if the clock must on or off
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100875 * Return: 0 if OK, -ve on error
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200876 */
877int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
878
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900879#define MMC_CLK_ENABLE false
880#define MMC_CLK_DISABLE true
881
Andy Flemingad347bb2008-10-30 16:41:01 -0500882struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700883int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500884void print_mmc_devices(char separator);
Kever Yang38456602016-07-22 17:22:50 +0800885
886/**
887 * get_mmc_num() - get the total MMC device number
888 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100889 * Return: 0 if there is no MMC device, else the number of devices
Kever Yang38456602016-07-22 17:22:50 +0800890 */
Lei Wend430d7c2011-05-02 16:26:25 +0000891int get_mmc_num(void);
Marek Vasutf537e392016-12-01 02:06:33 +0100892int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100893int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
894 enum mmc_hwpart_conf_mode mode);
Simon Glass394dfc02016-06-12 23:30:22 -0600895
Simon Glasseba48f92017-07-29 11:35:31 -0600896#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Redingb9c8b772012-01-02 01:15:37 +0000897int mmc_getcd(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200898int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000899int mmc_getwp(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200900int board_mmc_getwp(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600901#endif
902
Markus Niebel03951412013-12-16 13:40:46 +0100903int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar1104e9b2013-04-27 11:42:58 +0530904/* Function to change the size of boot partition and rpmb partitions */
905int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
906 unsigned long rpmbsize);
Tom Rinif8c6f792014-02-05 10:24:21 -0500907/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
908int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini4cf854c2014-02-05 10:24:22 -0500909/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
910int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini35a3ea12014-02-07 14:15:20 -0500911/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
912int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200913/* Functions to read / write the RPMB partition */
914int mmc_rpmb_set_key(struct mmc *mmc, void *key);
915int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
916int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
917 unsigned short cnt, unsigned char *key);
918int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
919 unsigned short cnt, unsigned char *key);
Jens Wiklanderd4898392018-09-25 16:40:08 +0200920
921/**
922 * mmc_rpmb_route_frames() - route RPMB data frames
923 * @mmc Pointer to a MMC device struct
924 * @req Request data frames
925 * @reqlen Length of data frames in bytes
926 * @rsp Supplied buffer for response data frames
927 * @rsplen Length of supplied buffer for response data frames
928 *
929 * The RPMB data frames are routed to/from some external entity, for
930 * example a Trusted Exectuion Environment in an arm TrustZone protected
931 * secure world. It's expected that it's the external entity who is in
932 * control of the RPMB key.
933 *
934 * Returns 0 on success, < 0 on error.
935 */
936int mmc_rpmb_route_frames(struct mmc *mmc, void *req, unsigned long reqlen,
937 void *rsp, unsigned long rsplen);
938
Marek Vasutefdeed62023-01-05 15:19:08 +0100939/**
940 * mmc_set_bkops_enable() - enable background operations
941 * @param mmc Pointer to a MMC device struct
942 * @param autobkops Enable automatic bkops, not manual bkops
943 * @param enable Enable bkops, not disable
944 *
945 * Enable or disable automatic or manual background operation of the eMMC.
946 *
947 * Return: 0 on success, <0 on error.
948 */
949int mmc_set_bkops_enable(struct mmc *mmc, bool autobkops, bool enable);
Tomas Melinc17dae52016-11-25 11:01:03 +0200950
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000951/**
952 * Start device initialization and return immediately; it does not block on
Jon Nettleton2663fe42018-06-11 15:26:19 +0300953 * polling OCR (operation condition register) status. Useful for checking
954 * the presence of SD/eMMC when no card detect logic is available.
955 *
956 * @param mmc Pointer to a MMC device struct
Pali Rohár7c639622021-07-14 16:37:29 +0200957 * @param quiet Be quiet, do not print error messages when card is not detected.
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100958 * Return: 0 on success, <0 on error.
Jon Nettleton2663fe42018-06-11 15:26:19 +0300959 */
Pali Rohár7c639622021-07-14 16:37:29 +0200960int mmc_get_op_cond(struct mmc *mmc, bool quiet);
Jon Nettleton2663fe42018-06-11 15:26:19 +0300961
962/**
963 * Start device initialization and return immediately; it does not block on
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000964 * polling OCR (operation condition register) status. Then you should call
965 * mmc_init, which would block on polling OCR status and complete the device
966 * initializatin.
967 *
968 * @param mmc Pointer to a MMC device struct
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100969 * Return: 0 on success, <0 on error.
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000970 */
971int mmc_start_init(struct mmc *mmc);
972
973/**
974 * Set preinit flag of mmc device.
975 *
976 * This will cause the device to be pre-inited during mmc_initialize(),
977 * which may save boot time if the device is not accessed until later.
978 * Some eMMC devices take 200-300ms to init, but unfortunately they
979 * must be sent a series of commands to even get them to start preparing
980 * for operation.
981 *
982 * @param mmc Pointer to a MMC device struct
983 * @param preinit preinit flag value
984 */
985void mmc_set_preinit(struct mmc *mmc, int preinit);
986
Paul Burtond4519552013-09-04 16:12:26 +0100987#ifdef CONFIG_MMC_SPI
Tom Rini23bcc9b2014-03-28 16:55:29 -0400988#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burtond4519552013-09-04 16:12:26 +0100989#else
990#define mmc_host_is_spi(mmc) 0
991#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200992
Sean Andersond2f487f2020-09-15 10:44:45 -0400993#define mmc_dev(x) ((x)->dev)
994
Paul Kocialkowski2439fe92014-11-08 20:55:45 +0100995void board_mmc_power_init(void);
Masahiro Yamada990246b2020-02-25 02:25:30 +0900996int board_mmc_init(struct bd_info *bis);
997int cpu_mmc_init(struct bd_info *bis);
Jeroen Hofsteed491ad02014-10-08 22:58:05 +0200998int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Marek Vasut02edd0d2025-06-09 21:26:40 +0200999# ifdef CONFIG_ENV_MMC_EMMC_HW_PARTITION
Rajesh Bhagat43c3cb32019-01-12 07:30:51 +00001000extern uint mmc_get_env_part(struct mmc *mmc);
1001# endif
Clemens Gruber6362b112016-01-26 16:20:38 +01001002int mmc_get_env_dev(void);
Fabio Estevam72fed482014-02-15 14:51:59 -02001003
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +02001004/* Minimum partition switch timeout in units of 10-milliseconds */
1005#define MMC_MIN_PART_SWITCH_TIME 30 /* 300 ms */
1006
Simon Glass8d60adb2016-05-01 13:52:27 -06001007/**
1008 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
1009 *
1010 * @mmc: MMC device
Simon Glassf8b4a292022-04-24 23:31:14 -06001011 * Return: block descriptor if found, else NULL
Simon Glass8d60adb2016-05-01 13:52:27 -06001012 */
1013struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
1014
Heinrich Schuchardtbf230e12020-03-30 07:24:17 +02001015/**
Simon Glassf8b4a292022-04-24 23:31:14 -06001016 * mmc_get_blk() - Get the block device for an MMC device
1017 *
1018 * @dev: MMC device
1019 * @blkp: Returns pointer to probed block device on sucesss
1020 *
1021 * Return: 0 on success, -ve on error
1022 */
1023int mmc_get_blk(struct udevice *dev, struct udevice **blkp);
1024
1025/**
Heinrich Schuchardtbf230e12020-03-30 07:24:17 +02001026 * mmc_send_ext_csd() - read the extended CSD register
1027 *
1028 * @mmc: MMC device
1029 * @ext_csd a cache aligned buffer of length MMC_MAX_BLOCK_LEN allocated by
1030 * the caller, e.g. using
1031 * ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN)
1032 * Return: 0 for success
1033 */
1034int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd);
1035
Heinrich Schuchardt75e5a642020-03-30 07:24:19 +02001036/**
1037 * mmc_boot_wp() - power on write protect boot partitions
1038 *
1039 * The boot partitions are write protected until the next power cycle.
1040 *
1041 * Return: 0 for success
1042 */
1043int mmc_boot_wp(struct mmc *mmc);
1044
Ying-Chun Liu (PaulLiu)4493cb52022-04-25 21:59:02 +08001045/**
1046 * mmc_boot_wp_single_partition() - set write protection to a boot partition.
1047 *
1048 * This function sets a single boot partition to protect and leave the
1049 * other partition writable.
1050 *
1051 * @param mmc the mmc device.
1052 * @param partition 0 - first boot partition, 1 - second boot partition.
1053 * @return 0 for success
1054 */
1055int mmc_boot_wp_single_partition(struct mmc *mmc, int partition);
1056
Masahiro Yamada63c0ae22020-02-14 16:40:25 +09001057static inline enum dma_data_direction mmc_get_dma_dir(struct mmc_data *data)
1058{
1059 return data->flags & MMC_DATA_WRITE ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
1060}
1061
wdenk7a428cc2003-06-15 22:40:42 +00001062#endif /* _MMC_H_ */