| #include "skeleton.dtsi" |
| |
| / { |
| compatible = "nvidia,tegra30"; |
| |
| tegra_car: clock@60006000 { |
| compatible = "nvidia,tegra30-car", "nvidia,tegra20-car"; |
| reg = <0x60006000 0x1000>; |
| #clock-cells = <1>; |
| }; |
| |
| apbdma: dma { |
| compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma"; |
| reg = <0x6000a000 0x1400>; |
| interrupts = <0 104 0x04 |
| 0 105 0x04 |
| 0 106 0x04 |
| 0 107 0x04 |
| 0 108 0x04 |
| 0 109 0x04 |
| 0 110 0x04 |
| 0 111 0x04 |
| 0 112 0x04 |
| 0 113 0x04 |
| 0 114 0x04 |
| 0 115 0x04 |
| 0 116 0x04 |
| 0 117 0x04 |
| 0 118 0x04 |
| 0 119 0x04 |
| 0 128 0x04 |
| 0 129 0x04 |
| 0 130 0x04 |
| 0 131 0x04 |
| 0 132 0x04 |
| 0 133 0x04 |
| 0 134 0x04 |
| 0 135 0x04 |
| 0 136 0x04 |
| 0 137 0x04 |
| 0 138 0x04 |
| 0 139 0x04 |
| 0 140 0x04 |
| 0 141 0x04 |
| 0 142 0x04 |
| 0 143 0x04>; |
| }; |
| |
| i2c@7000c000 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| reg = <0x7000C000 0x100>; |
| /* PERIPH_ID_I2C1, CLK_M */ |
| clocks = <&tegra_car 12>; |
| }; |
| |
| i2c@7000c400 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| reg = <0x7000C400 0x100>; |
| /* PERIPH_ID_I2C2, CLK_M */ |
| clocks = <&tegra_car 54>; |
| }; |
| |
| i2c@7000c500 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| reg = <0x7000C500 0x100>; |
| /* PERIPH_ID_I2C3, CLK_M */ |
| clocks = <&tegra_car 67>; |
| }; |
| |
| i2c@7000c700 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| reg = <0x7000C700 0x100>; |
| /* PERIPH_ID_I2C4, CLK_M */ |
| clocks = <&tegra_car 103>; |
| }; |
| |
| i2c@7000d000 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| reg = <0x7000D000 0x100>; |
| /* PERIPH_ID_I2C_DVC, CLK_M */ |
| clocks = <&tegra_car 47>; |
| }; |
| |
| spi@7000d400 { |
| compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| reg = <0x7000d400 0x200>; |
| interrupts = <0 59 0x04>; |
| nvidia,dma-request-selector = <&apbdma 15>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| status = "disabled"; |
| /* PERIPH_ID_SBC1, PLLP_OUT0 */ |
| clocks = <&tegra_car 41>; |
| }; |
| |
| spi@7000d600 { |
| compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| reg = <0x7000d600 0x200>; |
| interrupts = <0 82 0x04>; |
| nvidia,dma-request-selector = <&apbdma 16>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| status = "disabled"; |
| /* PERIPH_ID_SBC2, PLLP_OUT0 */ |
| clocks = <&tegra_car 44>; |
| }; |
| |
| spi@7000d800 { |
| compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| reg = <0x7000d480 0x200>; |
| interrupts = <0 83 0x04>; |
| nvidia,dma-request-selector = <&apbdma 17>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| status = "disabled"; |
| /* PERIPH_ID_SBC3, PLLP_OUT0 */ |
| clocks = <&tegra_car 46>; |
| }; |
| |
| spi@7000da00 { |
| compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| reg = <0x7000da00 0x200>; |
| interrupts = <0 93 0x04>; |
| nvidia,dma-request-selector = <&apbdma 18>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| status = "disabled"; |
| /* PERIPH_ID_SBC4, PLLP_OUT0 */ |
| clocks = <&tegra_car 68>; |
| }; |
| |
| spi@7000dc00 { |
| compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| reg = <0x7000dc00 0x200>; |
| interrupts = <0 94 0x04>; |
| nvidia,dma-request-selector = <&apbdma 27>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| status = "disabled"; |
| /* PERIPH_ID_SBC5, PLLP_OUT0 */ |
| clocks = <&tegra_car 104>; |
| }; |
| |
| spi@7000de00 { |
| compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| reg = <0x7000de00 0x200>; |
| interrupts = <0 79 0x04>; |
| nvidia,dma-request-selector = <&apbdma 28>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| status = "disabled"; |
| /* PERIPH_ID_SBC6, PLLP_OUT0 */ |
| clocks = <&tegra_car 105>; |
| }; |
| }; |