commit | db389774509e951590b0f004ef3ea94acb08b374 | [log] [tgz] |
---|---|---|
author | York Sun <yorksun@freescale.com> | Wed Nov 04 10:03:23 2015 -0800 |
committer | York Sun <yorksun@freescale.com> | Sun Dec 13 18:27:28 2015 -0800 |
tree | df251b3cd312040e5108e8acdd9fa5cc2750acec | |
parent | ce82a273cd30d908e6182ea2dc038aa896f4d623 [diff] |
armv8/ls2080ardb: Update DDR settings for four chip-select case When 4 chip-selects are used, vref should use range 1 and CDT uses 80 ohm, and 2T timing is enabled. Signed-off-by: York Sun <yorksun@freescale.com>