commit | d6399afd4537936207ffc2d48fd408268910c73c | [log] [tgz] |
---|---|---|
author | Joe D'Abbraccio <ljd015@freescale.com> | Mon Mar 24 13:00:59 2008 -0400 |
committer | Kim Phillips <kim.phillips@freescale.com> | Tue Mar 25 19:16:48 2008 -0500 |
tree | 387333d74f0a89108de998422da7c5efb4c5ea91 | |
parent | e913773979f06bbc54a1df045cebb17deff59930 [diff] |
Modified the DDR SDRAM clock control register to delay MCK/MCK_B 3/4 clock With the original value of 1/2 clock cycle delay, the system ran relatively stable except when we run benchmarks that are intensive users of memory. When I run samba connected disk with a HDBENCH test, the system locks-up or reboots sporadically. Signed-off by: Joe D'Abbraccio <Joe.D'abbraccio@freescale.com>