commit | 0c220e0b506f0ee51e0732ef729404e3b2559bd0 | [log] [tgz] |
---|---|---|
author | Patrick Delaunay <patrick.delaunay@st.com> | Wed Jan 30 13:07:05 2019 +0100 |
committer | Tom Rini <trini@konsulko.com> | Sat Feb 09 07:50:57 2019 -0500 |
tree | 960fda40cbbcddb03270d37572a4bfa42b13e71d | |
parent | e8d836c3708bd86ce591c00d1f25623fbffc7a9b [diff] |
dts: stm32mp1: clock tree update - Add st,digbypass on clk_hse node (needed for board rev.C) - MLAHB/AHB max frequency increased from 200 to 209MHz, with: - PLL3P set to 208.8MHz for MCU sub-system - PLL3Q set to 24.57MHz for 48kHz SAI/SPI2S - PLL3R set to 11.29MHz for 44.1kHz SAI/SPI2S - PLL4P set to 99MHz for SDMMC and SPDIFRX - PLL4Q set to 74.25MHz for EVAL board Signed-off-by: Patrick Delaunay <patrick.delaunay@st.com>