blob: a6695c9790c4db7085fbf0b0adf5701d3cff9d10 [file] [log] [blame]
developerb9b4cd12022-10-11 13:18:59 +08001/* Copyright (C) 2021-2022 Mediatek Inc. */
2#ifndef __ATENL_H
3#define __ATENL_H
4
5#include <arpa/inet.h>
6#include <errno.h>
7#include <fcntl.h>
8#include <limits.h>
9#include <linux/nl80211.h>
10#include <net/if.h>
11#include <stdbool.h>
12#include <stdio.h>
13#include <stdlib.h>
14#include <unistd.h>
15
16#include "nl.h"
17#include "util.h"
18#include "debug.h"
19
20#define BRIDGE_NAME_OPENWRT "br-lan"
21#define BRIDGE_NAME_RDKB "brlan0"
developer13655da2023-01-10 19:53:25 +080022#define ETH_P_RACFG 0x2880
developerb9b4cd12022-10-11 13:18:59 +080023#define RACFG_PKT_MAX_SIZE 1600
developer13655da2023-01-10 19:53:25 +080024#define RACFG_HLEN 12
25#define RACFG_MAGIC_NO 0x18142880
26#define PRE_CAL_INFO 16
developer963a66b2023-04-11 13:34:56 +080027#define DPD_INFO_CH_SHIFT 30
28#define DPD_INFO_2G_SHIFT 20
29#define DPD_INFO_5G_SHIFT 10
developerb9b4cd12022-10-11 13:18:59 +080030#define DPD_INFO_6G_SHIFT 0
developer963a66b2023-04-11 13:34:56 +080031#define DPD_INFO_MASK GENMASK(9, 0)
developerb9b4cd12022-10-11 13:18:59 +080032#define MT_EE_CAL_UNIT 1024
33
34#define RACFG_CMD_TYPE_MASK GENMASK(14, 0)
35#define RACFG_CMD_TYPE_ETHREQ BIT(3)
36#define RACFG_CMD_TYPE_PLATFORM_MODULE GENMASK(4, 3)
37
38#define set_band_val(_an, _band, _field, _val) \
39 _an->anb[_band]._field = (_val)
40#define get_band_val(_an, _band, _field) \
41 (_an->anb[_band]._field)
42
43enum atenl_rf_mode {
44 ATENL_RF_MODE_NORMAL,
45 ATENL_RF_MODE_TEST,
46 ATENL_RF_MODE_ICAP,
47 ATENL_RF_MODE_ICAP_OVERLAP,
48
49 __ATENL_RF_MODE_MAX,
50};
51
52struct atenl_rx_stat {
53 u64 total;
54 u64 ok_cnt;
55 u64 err_cnt;
56 u64 len_mismatch;
57};
58
59struct atenl_band {
60 bool valid;
61 u8 phy_idx;
62 u8 cap;
63 u8 chainmask;
64
65 enum mt76_testmode_state cur_state;
66 s8 tx_power;
67 enum atenl_rf_mode rf_mode;
68
69 bool use_tx_time;
70 u32 tx_time;
71 u32 tx_mpdu_len;
72
73 bool reset_tx_cnt;
74 bool reset_rx_cnt;
75
76 /* history */
77 struct atenl_rx_stat rx_stat;
78};
79
80#define MAX_BAND_NUM 3
81
82struct atenl {
83 struct atenl_band anb[MAX_BAND_NUM];
84 u16 chip_id;
85 u16 adie_id;
86 u8 sub_chip_id;
87 u8 cur_band;
developer9237f442024-06-14 17:13:04 +080088 u8 main_phy_idx;
developerb9b4cd12022-10-11 13:18:59 +080089
90 u8 mac_addr[ETH_ALEN];
91 char *bridge_name;
92 bool unicast;
93 int sock_eth;
94
95 const char *mtd_part;
96 u32 mtd_offset;
developer13655da2023-01-10 19:53:25 +080097 u8 band_idx;
developerb9b4cd12022-10-11 13:18:59 +080098 u8 *eeprom_data;
99 int eeprom_fd;
100 u16 eeprom_size;
101 u32 eeprom_prek_offs;
102
103 u8 *cal;
104 u32 cal_info[5];
105
106 bool cmd_mode;
107
108 /* intermediate data */
109 u8 ibf_mcs;
110 u8 ibf_ant;
111};
112
113struct atenl_cmd_hdr {
114 __be32 magic_no;
115 __be16 cmd_type;
116 __be16 cmd_id;
117 __be16 len;
118 __be16 seq;
119 u8 data[2048];
120} __attribute__((packed));
121
122enum atenl_cmd {
123 HQA_CMD_UNKNOWN,
124 HQA_CMD_LEGACY, /* legacy or deprecated */
125
126 HQA_CMD_OPEN_ADAPTER,
127 HQA_CMD_CLOSE_ADAPTER,
128 HQA_CMD_GET_CHIP_ID,
129 HQA_CMD_GET_SUB_CHIP_ID,
130 HQA_CMD_SET_TX_BW,
131 HQA_CMD_SET_TX_PKT_BW,
132 HQA_CMD_SET_TX_PRI_BW,
133 HQA_CMD_GET_TX_INFO,
134 HQA_CMD_SET_TX_PATH,
135 HQA_CMD_SET_TX_POWER,
136 HQA_CMD_SET_TX_POWER_MANUAL,
137 HQA_CMD_SET_RF_MODE,
138 HQA_CMD_SET_RX_PATH,
139 HQA_CMD_SET_RX_PKT_LEN,
140 HQA_CMD_SET_FREQ_OFFSET,
141 HQA_CMD_SET_TSSI,
142 HQA_CMD_SET_CFG,
143 HQA_CMD_SET_RU,
144 HQA_CMD_SET_BAND,
145 HQA_CMD_SET_EEPROM_TO_FW,
146 HQA_CMD_READ_MAC_BBP_REG,
147 HQA_CMD_READ_MAC_BBP_REG_QA,
148 HQA_CMD_READ_RF_REG,
149 HQA_CMD_READ_EEPROM_BULK,
150 HQA_CMD_READ_TEMPERATURE,
151 HQA_CMD_WRITE_MAC_BBP_REG,
152 HQA_CMD_WRITE_RF_REG,
153 HQA_CMD_WRITE_EEPROM_BULK,
154 HQA_CMD_WRITE_BUFFER_DONE,
155 HQA_CMD_GET_BAND,
156 HQA_CMD_GET_CFG,
157 HQA_CMD_GET_TX_POWER,
158 HQA_CMD_GET_TX_TONE_POWER,
159 HQA_CMD_GET_EFUSE_FREE_BLOCK,
160 HQA_CMD_GET_FREQ_OFFSET,
161 HQA_CMD_GET_FW_INFO,
162 HQA_CMD_GET_RX_INFO,
163 HQA_CMD_GET_RF_CAP,
164 HQA_CMD_CHECK_EFUSE_MODE,
165 HQA_CMD_CHECK_EFUSE_MODE_TYPE,
166 HQA_CMD_CHECK_EFUSE_MODE_NATIVE,
167 HQA_CMD_ANT_SWAP_CAP,
168 HQA_CMD_RESET_TX_RX_COUNTER,
169 HQA_CMD_CONTINUOUS_TX,
170
171 HQA_CMD_EXT,
172 HQA_CMD_ERR,
173
174 __HQA_CMD_MAX_NUM,
175};
176
177enum atenl_ext_cmd {
178 HQA_EXT_CMD_UNSPEC,
179
180 HQA_EXT_CMD_SET_CHANNEL,
181 HQA_EXT_CMD_SET_TX,
182 HQA_EXT_CMD_START_TX,
183 HQA_EXT_CMD_START_RX,
184 HQA_EXT_CMD_STOP_TX,
185 HQA_EXT_CMD_STOP_RX,
186 HQA_EXT_CMD_SET_TX_TIME_OPT,
187
188 HQA_EXT_CMD_OFF_CH_SCAN,
189
190 HQA_EXT_CMD_IBF_SET_VAL,
191 HQA_EXT_CMD_IBF_GET_STATUS,
192 HQA_EXT_CMD_IBF_PROF_UPDATE_ALL,
193
194 HQA_EXT_CMD_ERR,
195
196 __HQA_EXT_CMD_MAX_NUM,
197};
198
199struct atenl_data {
200 u8 buf[RACFG_PKT_MAX_SIZE];
201 int len;
202 u16 cmd_id;
203 u8 ext_id;
204 enum atenl_cmd cmd;
205 enum atenl_ext_cmd ext_cmd;
206};
207
208struct atenl_ops {
209 int (*ops)(struct atenl *an, struct atenl_data *data);
210 u8 cmd;
211 u8 flags;
212 u16 cmd_id;
213 u16 resp_len;
214};
215
216#define ATENL_OPS_FLAG_EXT_CMD BIT(0)
217#define ATENL_OPS_FLAG_LEGACY BIT(1)
218#define ATENL_OPS_FLAG_SKIP BIT(2)
219
220static inline struct atenl_cmd_hdr * atenl_hdr(struct atenl_data *data)
221{
222 u8 *hqa_data = (u8 *)data->buf + ETH_HLEN;
223
224 return (struct atenl_cmd_hdr *)hqa_data;
225}
226
227enum atenl_phy_type {
228 ATENL_PHY_TYPE_CCK,
229 ATENL_PHY_TYPE_OFDM,
230 ATENL_PHY_TYPE_HT,
231 ATENL_PHY_TYPE_HT_GF,
232 ATENL_PHY_TYPE_VHT,
233 ATENL_PHY_TYPE_HE_SU = 8,
234 ATENL_PHY_TYPE_HE_EXT_SU,
235 ATENL_PHY_TYPE_HE_TB,
236 ATENL_PHY_TYPE_HE_MU,
developer7af0f762023-05-22 15:16:16 +0800237 ATENL_PHY_TYPE_EHT_SU = 13,
238 ATENL_PHY_TYPE_EHT_TRIG,
239 ATENL_PHY_TYPE_EHT_MU,
developerb9b4cd12022-10-11 13:18:59 +0800240};
241
242enum atenl_e2p_mode {
243 E2P_EFUSE_MODE = 1,
244 E2P_FLASH_MODE,
245 E2P_EEPROM_MODE,
246 E2P_BIN_MODE,
247};
248
249enum atenl_band_type {
250 BAND_TYPE_UNUSE,
251 BAND_TYPE_2G,
252 BAND_TYPE_5G,
253 BAND_TYPE_2G_5G,
254 BAND_TYPE_6G,
255 BAND_TYPE_2G_6G,
256 BAND_TYPE_5G_6G,
257 BAND_TYPE_2G_5G_6G,
258};
259
260enum atenl_ch_band {
261 CH_BAND_2GHZ,
262 CH_BAND_5GHZ,
263 CH_BAND_6GHZ,
264};
265
266/* for mt7915 */
267enum {
268 MT_EE_BAND_SEL_DEFAULT,
269 MT_EE_BAND_SEL_5GHZ,
270 MT_EE_BAND_SEL_2GHZ,
271 MT_EE_BAND_SEL_DUAL,
272};
273
developer70180b02023-11-14 17:01:47 +0800274/* for mt7916/mt7981/mt7986 */
developerb9b4cd12022-10-11 13:18:59 +0800275enum {
276 MT_EE_BAND_SEL_2G,
277 MT_EE_BAND_SEL_5G,
278 MT_EE_BAND_SEL_6G,
279 MT_EE_BAND_SEL_5G_6G,
280};
281
developer13655da2023-01-10 19:53:25 +0800282/* for mt7996 */
283enum {
284 MT_EE_EAGLE_BAND_SEL_DEFAULT,
285 MT_EE_EAGLE_BAND_SEL_2GHZ,
286 MT_EE_EAGLE_BAND_SEL_5GHZ,
287 MT_EE_EAGLE_BAND_SEL_6GHZ,
288 MT_EE_EAGLE_BAND_SEL_5GHZ_6GHZ,
289};
290
developerb9b4cd12022-10-11 13:18:59 +0800291#define MT_EE_WIFI_CONF 0x190
292#define MT_EE_WIFI_CONF0_BAND_SEL GENMASK(7, 6)
developer13655da2023-01-10 19:53:25 +0800293#define MT_EE_WIFI_EAGLE_CONF0_BAND_SEL GENMASK(2, 0)
294#define MT_EE_WIFI_EAGLE_CONF1_BAND_SEL GENMASK(5, 3)
295#define MT_EE_WIFI_EAGLE_CONF2_BAND_SEL GENMASK(2, 0)
developerb9b4cd12022-10-11 13:18:59 +0800296
297enum {
298 MT7976_ONE_ADIE_DBDC = 0x7,
299 MT7975_ONE_ADIE_SINGLE_BAND = 0x8, /* AX7800 */
300 MT7976_ONE_ADIE_SINGLE_BAND = 0xa, /* AX7800 */
301 MT7975_DUAL_ADIE_DBDC = 0xd, /* AX6000 */
302 MT7976_DUAL_ADIE_DBDC = 0xf, /* AX6000 */
303};
304
305enum {
306 TEST_CBW_20MHZ,
307 TEST_CBW_40MHZ,
308 TEST_CBW_80MHZ,
309 TEST_CBW_10MHZ,
310 TEST_CBW_5MHZ,
311 TEST_CBW_160MHZ,
312 TEST_CBW_8080MHZ,
developer7af0f762023-05-22 15:16:16 +0800313 TEST_CBW_320MHZ = 12,
developerb9b4cd12022-10-11 13:18:59 +0800314
developer7af0f762023-05-22 15:16:16 +0800315 TEST_CBW_MAX = TEST_CBW_320MHZ,
developerb9b4cd12022-10-11 13:18:59 +0800316};
317
318struct atenl_rx_info_hdr {
319 __be32 type;
320 __be32 ver;
321 __be32 val;
322 __be32 len;
323} __attribute__((packed));
324
325struct atenl_rx_info_band {
326 __be32 mac_rx_fcs_err_cnt;
327 __be32 mac_rx_mdrdy_cnt;
328 __be32 mac_rx_len_mismatch;
329 __be32 mac_rx_fcs_ok_cnt;
330 __be32 phy_rx_fcs_err_cnt_cck;
331 __be32 phy_rx_fcs_err_cnt_ofdm;
332 __be32 phy_rx_pd_cck;
333 __be32 phy_rx_pd_ofdm;
334 __be32 phy_rx_sig_err_cck;
335 __be32 phy_rx_sfd_err_cck;
336 __be32 phy_rx_sig_err_ofdm;
337 __be32 phy_rx_tag_err_ofdm;
338 __be32 phy_rx_mdrdy_cnt_cck;
339 __be32 phy_rx_mdrdy_cnt_ofdm;
340} __attribute__((packed));
341
342struct atenl_rx_info_path {
343 __be32 rcpi;
344 __be32 rssi;
345 __be32 fagc_ib_rssi;
346 __be32 fagc_wb_rssi;
347 __be32 inst_ib_rssi;
348 __be32 inst_wb_rssi;
349} __attribute__((packed));
350
351struct atenl_rx_info_user {
352 __be32 freq_offset;
353 __be32 snr;
354 __be32 fcs_error_cnt;
355} __attribute__((packed));
356
357struct atenl_rx_info_comm {
358 __be32 rx_fifo_full;
359 __be32 aci_hit_low;
360 __be32 aci_hit_high;
361 __be32 mu_pkt_count;
362 __be32 sig_mcs;
363 __be32 sinr;
364 __be32 driver_rx_count;
365} __attribute__((packed));
366
367enum atenl_ibf_action {
368 TXBF_ACT_INIT = 1,
369 TXBF_ACT_CHANNEL,
370 TXBF_ACT_MCS,
371 TXBF_ACT_POWER,
372 TXBF_ACT_TX_ANT,
373 TXBF_ACT_RX_START,
374 TXBF_ACT_RX_ANT,
375 TXBF_ACT_LNA_GAIN,
376 TXBF_ACT_IBF_PHASE_COMP,
377 TXBF_ACT_TX_PKT,
378 TXBF_ACT_IBF_PROF_UPDATE,
379 TXBF_ACT_EBF_PROF_UPDATE,
380 TXBF_ACT_IBF_PHASE_CAL,
381 TXBF_ACT_IBF_PHASE_E2P_UPDATE = 16,
382};
383
384enum prek_ops {
385 PREK_SYNC_ALL = 1,
386 PREK_SYNC_GROUP,
387 PREK_SYNC_DPD_2G,
388 PREK_SYNC_DPD_5G,
389 PREK_SYNC_DPD_6G,
390 PREK_CLEAN_GROUP,
391 PREK_CLEAN_DPD,
392};
393
394static inline bool is_mt7915(struct atenl *an)
395{
396 return an->chip_id == 0x7915;
397}
398
399static inline bool is_mt7916(struct atenl *an)
400{
401 return (an->chip_id == 0x7916) || (an->chip_id == 0x7906);
402}
403
developer70180b02023-11-14 17:01:47 +0800404static inline bool is_mt7981(struct atenl *an)
405{
406 return an->chip_id == 0x7981;
407}
408
developerb9b4cd12022-10-11 13:18:59 +0800409static inline bool is_mt7986(struct atenl *an)
410{
411 return an->chip_id == 0x7986;
412}
413
developer13655da2023-01-10 19:53:25 +0800414static inline bool is_mt7996(struct atenl *an)
415{
416 return an->chip_id == 0x7990;
417}
418
developer2299de92023-10-27 15:40:47 +0800419static inline bool is_mt7992(struct atenl *an)
420{
421 return an->chip_id == 0x7992;
422}
423
424static inline bool is_connac3(struct atenl *an)
425{
426 return is_mt7996(an) || is_mt7992(an);
427}
428
developerb9b4cd12022-10-11 13:18:59 +0800429int atenl_eth_init(struct atenl *an);
430int atenl_eth_recv(struct atenl *an, struct atenl_data *data);
431int atenl_eth_send(struct atenl *an, struct atenl_data *data);
432int atenl_hqa_proc_cmd(struct atenl *an);
433int atenl_nl_process(struct atenl *an, struct atenl_data *data);
434int atenl_nl_process_many(struct atenl *an, struct atenl_data *data);
435int atenl_nl_check_mtd(struct atenl *an);
436int atenl_nl_write_eeprom(struct atenl *an, u32 offset, u8 *val, int len);
437int atenl_nl_write_efuse_all(struct atenl *an);
438int atenl_nl_update_buffer_mode(struct atenl *an);
439int atenl_nl_set_state(struct atenl *an, u8 band,
440 enum mt76_testmode_state state);
441int atenl_nl_set_aid(struct atenl *an, u8 band, u8 aid);
442int atenl_nl_precal_sync_from_driver(struct atenl *an, enum prek_ops ops);
developerf9b00212023-07-31 12:27:06 +0800443void atenl_get_ibf_cal_result(struct atenl *an);
developerb9b4cd12022-10-11 13:18:59 +0800444int atenl_eeprom_init(struct atenl *an, u8 phy_idx);
445void atenl_eeprom_close(struct atenl *an);
446int atenl_eeprom_write_mtd(struct atenl *an);
447int atenl_eeprom_update_precal(struct atenl *an, int write_offs, int size);
448int atenl_eeprom_read_from_driver(struct atenl *an, u32 offset, int len);
449void atenl_eeprom_cmd_handler(struct atenl *an, u8 phy_idx, char *cmd);
450u16 atenl_get_center_channel(u8 bw, u8 ch_band, u16 ctrl_ch);
451int atenl_reg_read(struct atenl *an, u32 offset, u32 *res);
452int atenl_reg_write(struct atenl *an, u32 offset, u32 val);
453int atenl_rf_read(struct atenl *an, u32 wf_sel, u32 offset, u32 *res);
454int atenl_rf_write(struct atenl *an, u32 wf_sel, u32 offset, u32 val);
455
456#endif