blob: b7691ad1139049b514b08ec2e28685dc23e1b09e [file] [log] [blame]
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05301/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2018-2022, Arm Limited and Contributors. All rights reserved.
Tanmay Shahfdae9e82022-08-26 15:06:00 -07003 * Copyright (c) 2019-2022, Xilinx, Inc. All rights reserved.
Maheedhar Bollapalliae8e0132024-07-24 09:54:15 +05304 * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05305 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#ifndef VERSAL_DEF_H
10#define VERSAL_DEF_H
11
Manish V Badarkhe55861512020-03-27 13:25:51 +000012#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <plat/common/common_def.h>
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053014
Akshay Belsare589ccce2023-05-08 19:00:53 +053015#define PLATFORM_MASK GENMASK(27U, 24U)
16#define PLATFORM_VERSION_MASK GENMASK(31U, 28U)
17
Tanmay Shahfdae9e82022-08-26 15:06:00 -070018/* number of interrupt handlers. increase as required */
19#define MAX_INTR_EL3 2
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053020/* List all consoles */
21#define VERSAL_CONSOLE_ID_pl011 1
22#define VERSAL_CONSOLE_ID_pl011_0 1
23#define VERSAL_CONSOLE_ID_pl011_1 2
24#define VERSAL_CONSOLE_ID_dcc 3
25
Michal Simekc56e5482023-09-27 13:58:06 +020026#define CONSOLE_IS(con) (VERSAL_CONSOLE_ID_ ## con == VERSAL_CONSOLE)
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053027
Maheedhar Bollapalliae8e0132024-07-24 09:54:15 +053028/* List of platforms */
29#define VERSAL_SILICON U(0)
30#define VERSAL_SPP U(1)
31#define VERSAL_EMU U(2)
32#define VERSAL_QEMU U(3)
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053033
34/* Firmware Image Package */
35#define VERSAL_PRIMARY_CPU 0
36
37/*******************************************************************************
38 * memory map related constants
39 ******************************************************************************/
40#define DEVICE0_BASE 0xFF000000
41#define DEVICE0_SIZE 0x00E00000
42#define DEVICE1_BASE 0xF9000000
43#define DEVICE1_SIZE 0x00800000
44
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053045/*******************************************************************************
46 * IRQ constants
47 ******************************************************************************/
Abhyuday Godhasara096f5cc2021-08-13 06:45:32 -070048#define VERSAL_IRQ_SEC_PHY_TIMER U(29)
Prasad Kummari6dee9fb2023-10-31 15:20:00 +053049#define ARM_IRQ_SEC_PHY_TIMER 29
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053050
51/*******************************************************************************
Tejas Patel54d13192019-02-27 18:44:55 +053052 * CCI-400 related constants
53 ******************************************************************************/
54#define PLAT_ARM_CCI_BASE 0xFD000000
Michal Simek467e16e2023-04-14 08:39:49 +020055#define PLAT_ARM_CCI_SIZE 0x00100000
Tejas Patel54d13192019-02-27 18:44:55 +053056#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
57#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 5
58
59/*******************************************************************************
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053060 * UART related constants
61 ******************************************************************************/
62#define VERSAL_UART0_BASE 0xFF000000
63#define VERSAL_UART1_BASE 0xFF010000
64
Michal Simekc56e5482023-09-27 13:58:06 +020065#if CONSOLE_IS(pl011) || CONSOLE_IS(dcc)
66# define UART_BASE VERSAL_UART0_BASE
67#elif CONSOLE_IS(pl011_1)
68# define UART_BASE VERSAL_UART1_BASE
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053069#else
70# error "invalid VERSAL_CONSOLE"
71#endif
72
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053073/*******************************************************************************
74 * Platform related constants
75 ******************************************************************************/
Maheedhar Bollapalliae8e0132024-07-24 09:54:15 +053076#define UART_BAUDRATE 115200
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053077
78/* Access control register defines */
79#define ACTLR_EL3_L2ACTLR_BIT (1 << 6)
80#define ACTLR_EL3_CPUACTLR_BIT (1 << 0)
81
82/* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
83#define CRF_BASE 0xFD1A0000
84#define CRF_SIZE 0x00600000
85
86/* CRF registers and bitfields */
87#define CRF_RST_APU (CRF_BASE + 0X00000300)
88
89#define CRF_RST_APU_ACPU_RESET (1 << 0)
90#define CRF_RST_APU_ACPU_PWRON_RESET (1 << 10)
91
Prasad Kummari2038bd62023-12-14 10:52:24 +053092/* IOU SCNTRS */
93#define IOU_SCNTRS_BASE U(0xFF140000)
94#define IOU_SCNTRS_BASE_FREQ_OFFSET U(0x20)
95
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053096/* APU registers and bitfields */
Abhyuday Godhasaraedc38ae2021-08-04 23:58:46 -070097#define FPD_APU_BASE 0xFD5C0000U
98#define FPD_APU_CONFIG_0 (FPD_APU_BASE + 0x20U)
99#define FPD_APU_RVBAR_L_0 (FPD_APU_BASE + 0x40U)
100#define FPD_APU_RVBAR_H_0 (FPD_APU_BASE + 0x44U)
101#define FPD_APU_PWRCTL (FPD_APU_BASE + 0x90U)
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530102
Abhyuday Godhasaraedc38ae2021-08-04 23:58:46 -0700103#define FPD_APU_CONFIG_0_VINITHI_SHIFT 8U
104#define APU_0_PWRCTL_CPUPWRDWNREQ_MASK 1U
105#define APU_1_PWRCTL_CPUPWRDWNREQ_MASK 2U
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530106
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700107/* PMC registers and bitfields */
Abhyuday Godhasaraedc38ae2021-08-04 23:58:46 -0700108#define PMC_GLOBAL_BASE 0xF1110000U
109#define PMC_GLOBAL_GLOB_GEN_STORAGE4 (PMC_GLOBAL_BASE + 0x40U)
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700110
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530111#endif /* VERSAL_DEF_H */